Noise invariant circuits, systems and methods

Electrical computers: arithmetic processing and calculating – Electrical digital calculating computer – Particular function performed

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C708S630000, C713S324000

Reexamination Certificate

active

06901423

ABSTRACT:
The electrical circuitry for a multiplier system includes a counter for determining proximity to sampling operation, and a switch to select between symmetrical noise invariant operation and a low-power mode of operation. A noise invariant circuit disables row skip operation in a multi-row multiplier, to enable analog sampling. Disabling of the row skip operation is accomplished at a time which is several digital cycles preceding the time of analog sampling. Power saving multiplier row skippage resumes after analog sampling is completed.

REFERENCES:
patent: 5200912 (1993-04-01), Asghar et al.
patent: 5677849 (1997-10-01), Smith
patent: 5787029 (1998-07-01), de Angel
patent: 6065032 (2000-05-01), Nicol
patent: 6604120 (2003-08-01), De Angel

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Noise invariant circuits, systems and methods does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Noise invariant circuits, systems and methods, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Noise invariant circuits, systems and methods will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3432391

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.