Decoupling capacitor closely coupled with integrated circuit

Electricity: electrical systems and devices – Housing or mounting assemblies with diverse electrical... – For electronic systems and devices

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C361S763000, C361S790000

Reexamination Certificate

active

06700794

ABSTRACT:

FIELD OF THE INVENTION
This invention relates to integrated circuits, and more particularly, to decoupling capacitors that are coupled in close proximity to a semiconductor or integrated circuit die.
BACKGROUND OF THE INVENTION
High-speed digital integrated circuit microprocessors and memories formed as semiconductor die (or integrated circuit chips) require multiple decoupling capacitors to aid in eliminating high-speed transient noise, and other circuit induced problems. For example, where high-speed transient noise is above a resonance point, inductive resistance forms a major impedance. As a result, decoupling capacitors are physically placed as close as possible to the semiconductor die, i.e., integrated circuit, and in particular, to any of its logic pins.
Many of these decoupling capacitors are discrete ceramic subassemblies having electrodes, a ceramic layer and terminated edge. They use wire connects and long path lengths from the decoupling capacitor positioned outside the periphery of the semiconductor die. This long length increases the equivalent series resistance (ESR) and equivalent series inductance (ESL). The equivalent series resistance is increased because the resistance of the capacitor leads in series with the equivalent resistance of the capacitor plates increases and causes the capacitor to dissipate power and produce loss when various currents are flowing. This is detrimental at various radio frequencies. The equivalent series inductance models any inductance of capacitor leads in series with the equivalent inductance of capacitor plates.
FIG. 1
shows a prior art multi-chip module (MCM)
10
or other semiconductor structure, e.g., integrated circuit chip module, where three semiconductor die (or chips)
14
with adjacent substrate bonding pads
20
are positioned on a substrate
12
, such as a multilayer ceramic substrate formed from green tape sheets. A typical logic pin
18
placement is illustrated for the three semiconductor die. Decoupling capacitors
16
are positioned outside the peripheral boundary defined by the semiconductor die, as illustrated. Other thick film capacitors or other semiconductor devices
24
are printed or surface mounted in close proximity to the semiconductor die. The dimensional footprint imposed by the decoupling capacitors and the other semiconductor devices on the substrate adds severe dimensional restrictions, limiting additional structures. Also, because of the dimension restrictions, smaller decoupling capacitors, capacitors, and other semiconductor devices must be used, which could decrease reliability and reduce overall capacitance.
FIG. 1
illustrates the typical wire bond or substrate trace
22
routing length from a substrate bond pad to the nearest decoupling capacitor. This long length is indicative of how the longer interconnect length could increase the equivalent series inductance and equivalent series resistance, degrading performance of the overall chip operation.
One prior art capacitor mounting technique is described in U.S. Pat. No. 5,377,072. A single, large metal plate bypass capacitor is stacked onto and substantially covers a silicon substrate that is separated by a thermally-grown silicon dioxide dielectric layer. Self-inductance of the bypass capacitor is minimized because the capacitor dielectric is formed as a very thin layer by the thermal oxidation of silicon. Bonding wires can be used to interconnect the plates of the bypass capacitor with the power and ground terminals in a semiconductor device, and enable minimal length bonding wires. Although there is some stacking and reduction of wire length, the structure is limited to a single metal-plate bypass capacitor that is large in dimension relative to the semiconductor device. This would not be adequate where a plurality of decoupling capacitors are required relative to a semiconductor die, such as an integrated circuit, where a minimal footprint is desired.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide an improved integrated circuit chip module, such as a multi-chip module, having improved decoupling capacitor characteristics with decreased equivalent series inductance and equivalent series resistance.
In accordance with the present invention, an integrated circuit module includes a substrate and integrated circuit die mounted on the substrate. The integrated circuit die includes logic pins in an exposed surface opposite from the substrate. A plurality of substrate bonding pads are positioned on the substrate adjacent to the integrated circuit die. A decoupling capacitor assembly is mounted on each integrated circuit die and includes a capacitor carrier secured onto the exposed surface of the integrated circuit die. A decoupling capacitor is carried by the capacitor carrier. A wire bond extends from the decoupling capacitor assembly to a logic pin and from a logic pin to a substrate bonding pad.
A plurality of decoupling capacitor assemblies are mounted on the integrated circuit die. The plurality of decoupling capacitors are mounted in series along the integrated circuit die such that the decoupling capacitors can have short wire bonding length to a respective logic pin.
In one aspect of the present invention, the capacitor carrier is formed from an aluminum nitride substrate that ranges in thickness from about 5 mil to about 50 mil, and preferably about 10 mil. A wire bond extends from the decoupling capacitor to a logic pin of the integrated circuit die, in one aspect, and in yet another aspect, a wire bond can extend from the capacitor carrier to a logic pin of the integrated circuit die when a thin film metallization layer is secured onto the capacitor carrier and a conductive adhesive allows signal transfer from the capacitor through the thin film metallization layer to a die pad on the capacitor carrier. Thus, wire bonding can extend from the capacitor carrier and its die pad to the die pad or logic pin on the integrated circuit chip.
A multi-chip module includes a plurality of the integrated circuit die mounted on the substrate, which could be a ceramic substrate with a plurality of decoupling capacitor assemblies positioned on each integrated circuit die.
A decoupling capacitor assembly is also disclosed and used for decoupling integrated circuit die. A method aspect of the present invention is also disclosed.


REFERENCES:
patent: 5132613 (1992-07-01), Papae et al.
patent: 5140496 (1992-08-01), Heinks et al.
patent: 5184399 (1993-02-01), Ueno et al.
patent: 5311057 (1994-05-01), McShane
patent: 5377072 (1994-12-01), Sparkman et al.
patent: 5528083 (1996-06-01), Malladi et al.
patent: 5751139 (1998-05-01), Jordan et al.
patent: 6005778 (1999-12-01), Spielberger et al.
patent: 6049465 (2000-04-01), Blish, II et al.
patent: 6097973 (2000-08-01), Rabe et al.
patent: 6137275 (2000-10-01), Ravon
patent: 6147678 (2000-11-01), Skelton et al.
patent: 6181002 (2001-01-01), Juso et al.
patent: 6191477 (2001-02-01), Hashemi
patent: 6222260 (2001-04-01), Liang et al.
patent: 6284985 (2001-09-01), Naba et al.
patent: 6407456 (2002-06-01), Ball
patent: 6441483 (2002-08-01), Akram

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Decoupling capacitor closely coupled with integrated circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Decoupling capacitor closely coupled with integrated circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Decoupling capacitor closely coupled with integrated circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3271297

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.