Interconnect structure for FPGA using a multiplexer

Miscellaneous active electrical nonlinear devices – circuits – and – Gating – Converging with plural inputs and single output

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327 99, H03K 17693

Patent

active

059399309

ABSTRACT:
A six-input multiplexer is disclosed using only two transistors in the signal path from an input port to the output port. The multiplexer uses control signals that are not decoded. The multiplexer uses three control signals and requires that the control signal combinations 000 and 111 not be used. The other six control signal combinations 001, 010, 011, 100, 101, and 110 can be used to select between six input signals by placing only two transistors in the signal path, taking advantage of the fact that two of the three control signals are the same and the third is different from the other two. A compact layout results when two multiplexers use common input signals. According to another aspect of the invention, an interconnect structure is provided that includes two multiplexers, each multiplexer receiving an input signal from a buffered output of the other multiplexer.

REFERENCES:
patent: 3614327 (1971-10-01), Low
patent: 4551634 (1985-11-01), Takahashi et al.
patent: 4692634 (1987-09-01), Fang et al.
patent: 5030861 (1991-07-01), Hoffmann et al.
patent: 5204556 (1993-04-01), Shankar
patent: 5260610 (1993-11-01), Pedersen et al.
patent: 5329181 (1994-07-01), Ridgeway
patent: 5416367 (1995-05-01), Chan et al.
patent: 5418480 (1995-05-01), Hastie et al.
patent: 5436574 (1995-07-01), Veenstra
patent: 5438295 (1995-08-01), Reddy et al.
patent: 5528169 (1996-06-01), New
patent: 5570051 (1996-10-01), Chiang et al.
patent: 5589787 (1996-12-01), Odinot
patent: 5600271 (1997-02-01), Erickson et al.
patent: 5652904 (1997-07-01), Trimberger
patent: 5677638 (1997-10-01), Young et al.
patent: 5727021 (1998-03-01), Truebenbach

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Interconnect structure for FPGA using a multiplexer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Interconnect structure for FPGA using a multiplexer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Interconnect structure for FPGA using a multiplexer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-318367

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.