Multiplex communications – Pathfinding or routing – Switching a message which includes an address header
Reexamination Certificate
1998-01-28
2003-02-25
Yao, Kwang Bin (Department: 2664)
Multiplex communications
Pathfinding or routing
Switching a message which includes an address header
Reexamination Certificate
active
06526057
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a terminal adapter for broad band integrated services digital network, and more particularly to a terminal adapter which is applicable to the both of variable bit rate ATM(Asynchronous Transfer Mode) cell and constant bit rate ATM cell.
In ISDN, all communication data is digitalized and transmitted and received via high speed single communication network. In prior communication system, separate communication network is necessary for each communication system such as telephone or computer etc. On the contrary, ISDN use a high speed single digital communication network for whole services.
BISDN is ISDN which is extended to broad band signal based on the technique of the ISDN. In BISDN, both narrow band signal such as telephone, facsimile and internet service and broad band signal of video signal such as image conference and video telephone are included.
ATM is known as a effective mode by which the above variable services of BISDN are accomplished. In ATM, service information is transmitted by stream of a constant sized packet called ATM cell. The ATM cell is 53 bytes, which consist of 5 byte-cell header and 48 payload. ATM uses defined protocol standard to transmit service information systematically. In the defined protocol standard, the cell header is processed by ATM layer and the user information section by ATM adaptation Layer(AAL).
Terminal adapter for BISDN is apparatus which connects ATM network to a conventional communication devices such as modem, telephone or facsimile, more specifically connects S
B
point of ATM network to R point of the conventional communication devices.
2. Description of the Prior Art
FIG. 1
is a block diagram illustrating a terminal adapter for BISDN in the prior art.
Physical layer(
10
) converts ATM cell inputted to S
B
point in ATM network to bit stream. Then, ATM AAL3/4,5 layer(
8
) converts the bit stream to cell data of ATM and AAL3/4,5 format. The information of cell data such as ATM header, AAL type information, packet size etc. is stored in control memory(
9
), and packet data is stored in packet memory(
7
). Microprocessor(
1
) determines the type of data by the data stored in control memory(
9
), and outputs data stored in the packet memory(
7
) to LAN interface(
5
) or frame relay interface(
6
) according to the type of data. LAN interface(
5
) and frame relay interface(
6
) convert the received packet data to LAN data and frame relay data respectively, and transmit to R point.
Besides, microprocessor(
1
) control all the device and carry out the conversion of protocol. Memory(
2
) consists of ROM(Read Only Memory) and RAM(Random Access Memory). Device control circuit(
3
) comprises of device selection portion, and peripheral circuit(
4
) comprises of SIO(Serial Input Output), timer. Power supply(
11
) convert AC power to DC power which is necessary to the device.
The terminal adapter for BISDN according to the above prior art described in
FIG. 1
is not applicable to various type of ATM cell. In connecting S
B
point to R point, it is applicable to only variable bit rate ATM cell, and not applicable to constant bit rate ATM cell.
Hence, there is a need for enhanced terminal adapter for BISDN which is applicable to the both of variable bit rate ATM cell and constant bit rate ATM cell for connecting S
B
point to R point.
SUMMARY OF THE INVENTION
Therefore, an object of the present invention is to provide a terminal adapter, which is applicable to the both of variable bit rate ATM cell and constant bit rate ATM cell for connecting S
B
point to R point.
In order to accomplish this object, the present invention provides a terminal adapter for BISDN comprising: ATM AAL3/4,5 layer converting a variable bit rate data to ATM cell; a plurality of constant bit rate interfaces converting a constant bit rate data to ATM cell respectively; physical layer converting physical layer data to ATM cell; and multiplexer/demultiplexer which determines priority and selects ATM cell among the both of variable bit rate ATM cell and constant bit rate ATM cell and outputs the selected ATM cells to the said physical layer according to the determined priority in case of transmitting data from R point to S
B
point, or determines the type of ATM cell and output variable bit rate ATM cell to the said ATM AAL3/4,5 layer, constant bit rate ATM cell to one of the said plurality of constant bit rate interfaces in case of transmitting data from S
B
point to R point.
In case of transmitting data from R point to S
B
point, the said multiplexer/demultiplexer according to the present invention operates as multiplexer. On the contrary, in case of transmitting data from S
B
point to R point, it operates as demultiplexer.
The said multiplexer/demultiplexer of terminal adapter according to the present invention comprises UTOPIA(Universal Test & Operation Physical Layer Interface for ATM) interface connecting the said multiplexer/demultiplexer to the said physical layer; the first FIFO receiving VBR cell from the said ATM AAL3/4,5 layer; VBR controller receiving VBR control signal from the said ATM AAL3/4,5 layer and controlling output of VBR cell from the said the first FIFO; the second FIFO(First In First Out) receiving CBR cell from the said constant bit rate interfaces; CBR controller receiving CBR control signals from the said constant bit rate interfaces and controlling output of CBR cell from the said the second FIFO; transmission priority determining block determining the transmission priority between CBR cell and VBR cell; and UTOPIA transmission controller transmitting CBR cell or VBR cell to UTOPIA interface in due sequence determined by the said transmission priority determining block.
The said multiplexer/demultiplexer of terminal adapter according to the present invention also comprises UTOPIA reception controller receiving ATM cell from the physical layer in case of transmitting date from S
B
point to R point; header storage resister storing VPI(Virtual Path Identifier) value and VCI(Virtual Channel Identifier) value of the received ATM cell; and cell transmission controller determining the type of ATM cell by the value stored in the header storage register and transmitting CBR cell to one of the said constant bit rate interfaces, VBR cell to the ATM AAL3/4,5 layer.
REFERENCES:
patent: 5303344 (1994-04-01), Yokoyama et al.
patent: 5446738 (1995-08-01), Kim et al.
patent: 5519707 (1996-05-01), Subramanian et al.
patent: 5519835 (1996-05-01), Nakagaki et al.
patent: 5678060 (1997-10-01), Yokoyama et al.
patent: 5740173 (1998-04-01), Fiorini
patent: 5771350 (1998-06-01), Kim
patent: 5778001 (1998-07-01), Nakayama et al.
patent: 5812550 (1998-09-01), Sohn et al.
patent: 5862136 (1999-01-01), Irwin
patent: 5933607 (1999-08-01), Tate et al.
patent: 5953336 (1999-09-01), Moore et al.
patent: 6121162 (2001-04-01), Horlin
patent: 6236655 (2001-05-01), Caldara et al.
Fleshner & Kim LLP
Jones Prenell
LG Information & Communications Ltd.
Yao Kwang Bin
LandOfFree
Terminal adapter for broadband integrated services digital... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Terminal adapter for broadband integrated services digital..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Terminal adapter for broadband integrated services digital... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3121919