Static information storage and retrieval – Interconnection arrangements
Reexamination Certificate
2001-06-08
2003-05-13
Elms, Richard (Department: 2824)
Static information storage and retrieval
Interconnection arrangements
C365S185050, C365S185140, C365S185160
Reexamination Certificate
active
06563728
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a so-called virtual ground (VG) type semiconductor memory device comprising a memory cell array in which active regions (for example channel forming regions in nonvolatile memory transistors) and impurity regions (for example source and drain impurity regions in the bit line direction) shared by adjacent memory cells are provided alternately in a word line direction, and a method of operation thereof.
2. Description of the Related Art
In a VG type memory cell array structure, in the vicinity of the surface of a p-well formed in the main surface of a semiconductor substrate or a p-type semiconductor substrate, not element isolation layers, but just long n+ impurity regions (source and drain impurity regions) are repeatedly formed along a bit line direction at certain intervals in a word line direction in the form of parallel stripes.
In the vicinity of the surface of the p-well between the source and drain impurity regions, gate electrodes are stacked on a number of insulating films including charge storing means in the films or between the films. Therefore, the vicinity of the surface of the p-well functions as a channel forming region of a memory transistor.
In a floating gate (FG) type, on the gate insulating film at the bottom, a floating gate comprised of a conductive film is formed serving as a charge storing means, and above that, control gates are formed on an inter-gate insulating film comprised of an oxide-nitride-oxide (ONO) film. Usually, the control gates are also used as word lines commonly provided between memory transistors in the word line direction.
On the other hand, in a metal-oxide-nitride-oxide-semiconductor (MONOS) type, a gate electrode is formed directly on a channel forming region with an ONO film in between. In this case, the carrier traps dispersed in the boundary between a nitride film and an oxide film in the ONO film and in the nitride film work as charge storing regions. Other devices that employ such a charge forming means dispersed in a plane facing the channel and in the thickness direction include an MNOS type, a nanocrystal type, and so on. When using gate electrodes also as word lines, gate electrodes formed using isolated patterns sometimes are connected to an upper metal interconnection layer to act as word lines.
In each of the above types, the source and drain impurity regions described above function as bit lines or sub-bit lines connected with the upper layer main bit lines. In addition, the word lines are usually arranged in the form of parallel stripes intersecting with the source and drain impurity regions.
In a VG type memory cell array configured in this way, because the element isolation layers are unnecessary and the source and drain impurity regions are shared by two adjacent cells in the word line direction, there is the advantage that its memory cell area is the smallest among the many memory cell array structures.
In a VG type memory cell array, when writing or reading a memory transistor connected to a word line, a specified read drain voltage or write drain voltage is applied between two source and drain impurity regions adjoining the channel forming region of this memory transistor.
The source and drain impurity regions, however, are shared with an adjoining nonselected memory transistor in the word line direction, so the applied voltage influences the voltage on the other source and the other drain impurity regions positioned at the other sides (referred to as outside) of these nonselected memory transistors. That is, to prevent unintentional operations of the two adjoining nonselected memory transistors that share the same word line with a selected memory transistor, a voltage the same as that applied to the adjacent inside source and drain has to be applied to the two source and drain impurity regions positioned at the outsides. This is true also for the source and drain impurity regions further outside and still further outside. Therefore, once the voltage on the source and drain impurity regions of a memory transistor is defined, it influences the other outside source and drain impurity regions connected to the same word line one after another until the memory transistor at the end of the memory cell array.
Because of the above difficulty in voltage setting, in a VG type memory cell array of the related art, even if random access enabling selection of any of the plurality of memory transistors connected to a single word line is possible, serial access for simultaneously accessing a number of memory transistors is not possible. Even it is attained, it is possible only when the restriction on voltage setting is fulfilled coincidentally. This conditional access is not practical. Therefore, in a VG type memory cell array of the related art, it is not possible to freely and independently operate a plurality of memory transistors connected to a single word line.
As a result, in a nonvolatile memory device employing a VG type memory cell array of the related art, simultaneous operations of a word line or operations at a high speed close to that are not possible. Although such a device is suitable for applications requiring large capacities because of its low cost per bit, it suffers from the disadvantage that it cannot be used for applications requiring high speeds.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a semiconductor memory device having a virtual ground type memory cell array capable of parallel write and read operations of a plurality of memory transistors connected to a word line and a method of operation thereof.
According to a first aspect of the present invention, there is provided a method for operating a semiconductor memory device comprising a memory cell array including a plurality of memory cells each having, alternately provided in a word line direction, an active region comprised of a first conductivity type semiconductor and impurity regions comprised of a second conductivity type semiconductor shared with adjacent memory cells; word lines capacitively coupled with the active regions; and control gates capacitively coupled with the borders of the active regions with the impurity regions and electrically isolated from the word line, the method comprising the steps of driving the control gates to electrically divide the memory cell array in the word line direction and driving the impurity regions and the word lines in the divided memory cell array to write, read, or erase the plurality of memory cells in parallel.
Preferably, a control gate is provided, for each impurity region, partly overlapping two active regions adjoining the two sides of the impurity region in the word line direction, and the method further comprises, in said step of the division, a step of applying a specific cutoff voltage on the control gate at the division point to set the control gate OFF and changing the borders of the two active regions from an electrical connection state to a cutoff state.
In this case, the number of memory cells connected to one word line is J times an integer n not less than 3, and the method further comprises a step of dividing the memory cell array into n number of memory cell arrays each including J number of memory cells according to the combination of the control gates that are set ON.
Alternatively, the word lines are comprised of i number of sub word lines (i is an integer not less than 2) and a main word line to which the i number of sub word lines are commonly connected, the number of memory cells connected to each sub word line is J times an integer n not less than 3, and the method further comprises a step of driving the control gates to electrically divide the memory cell array into n number of memory cell arrays each including J number of memory cells for each sub word line and totally (J×i) number of memory cells in the word line direction.
Specifically, the method further comprises, when electrically dividing one physical memory cell array into n number of memory
Elms Richard
Hur Jung H.
Kananen, Esq. Ronald P.
Rader & Fishman & Grauer, PLLC
Sony Corporation
LandOfFree
Semiconductor memory device and method for operation thereof does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device and method for operation thereof, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device and method for operation thereof will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3052460