Electricity: measuring and testing – Fault detecting in electric circuits and of electric components – Of individual circuit component or element
Reexamination Certificate
1998-12-31
2002-09-24
Sherry, Michael (Department: 2829)
Electricity: measuring and testing
Fault detecting in electric circuits and of electric components
Of individual circuit component or element
C324S1540PB
Reexamination Certificate
active
06456099
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to integrated circuit (IC) semiconductor devices and, more particularly, to testing the devices.
BACKGROUND
Large numbers of identical integrated circuits such as microprocessors, memory devices, and digital signal processing devices are generally fabricated on a silicon wafer. Due to defects that may occur during fabrication, each IC (die) on the wafer is typically tested or sorted by test equipment such as automatic test equipment (ATE) machines and probe cards. The test signals are provided to each die through input or input/output (I/O) bond pads on each die, and the test results are monitored on output or I/O bond pads. The good die that pass the wafer-level test are then singulated and packaged typically by electrically connecting the bond pads to the package by means of bond wires, solder balls, or other contact structures. To accommodate the bonding wires or solder balls, the bond pads are generally very large relative to the circuit elements of the integrated circuit. Typical bond pad sizes are on the order of 100 &mgr;m (microns)×100 &mgr;m (4 mils×4 mils). The bond pads are also typically aligned in regular patterns such as peripherally along the outside perimeter of the die, in a grid pattern, or in a column or row generally through the center of the die (lead-on-center).
The bond pads allow each die as a whole to be functionally tested for specified timing parameters (AC parameters), DC parameters, and overall operation. The bonding pads may also be used to load test patterns and monitor test result from on-chip test circuits such as SCAN circuitry and Built-In Self-Test (BIST) circuitry. The on-chip test circuits enhance the overall testing of a die by enabling individual testing of internal circuits or nodes. However, this comes at the expense of increasing the size of the die to accommodate the added test circuitry and additional bond pads needed to support the on-chip test circuitry.
If a die already has all of its peripheral, grid, or lead-on-center bond pad locations dedicated to a device function; then adding additional bond pads in the predetermined bond pad alignment to support the on-chip testing circuitry can result in a substantial increase in the size of the die. Generally, larger die are more prone to defects and consequently more expensive to manufacture. Additionally, on-chip testing circuitry can result in a significant increase in test time as many clock cycles may be required to load test input data and subsequently output test results from a few available bond pads. On-chip testing circuitry also does not allow for direct external access to internal circuit nodes. Test input data and test results must pass through the SCAN circuitry or BIST circuitry before it can be monitored. This introduces additional circuits that can mask failures in the circuit intended to be tested, or can introduce new failures caused by SCAN or BIST circuitry.
Additionally, many designs are I/O limited since only a limited number of leads (e.g., bond wires) may be accommodated in a given packaging scheme. Moreover, to test I/O functionality of a chip, these same lead locations must be used. It would be advantageous to access more points in a circuit, especially for testing. It would also be advantageous if the access points could be located with a high degree of positional freedom. Small size, large number, and arbitrary or selected positioning of the access points would also be advantageous.
SUMMARY OF THE INVENTION
One embodiment of the present invention concerns an integrated circuit that includes bond pads and special contact pads or points. The bond pads are for interfacing the integrated circuit as a whole with an external circuit, and are to be bonded to a package or circuit board. The bond pads are disposed on the die in a predetermined alignment such as a peripheral, grid, or lead-on-center alignment. The special contact pads are used to provide external test patterns to internal circuits and/or to externally monitor results from testing the internal circuits. The special contact pads may be advantageously located on the integrated circuit with a high degree of positional freedom. For one embodiment, the special contact pads may be disposed on the die at a location that is not in the same alignment as the bond pads. The special contact pads may be smaller than the bond pads so as not to increase the die size due to the special contact pads. The special contact points may also be used to externally program internal circuits (e.g., nonvolatile circuits) at the die or package level. The special contact points may also be used to select redundant circuits for faulty circuits.
Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description which follows below.
REFERENCES:
patent: 3781683 (1973-12-01), Freed
patent: 3821645 (1974-06-01), Vinsani
patent: 3842189 (1974-10-01), Southgate
patent: 3849872 (1974-11-01), Hubacher
patent: 4281449 (1981-08-01), Ports et al.
patent: 4523144 (1985-06-01), Okubo et al.
patent: 4567433 (1986-01-01), Ohkubo et al.
patent: 4636722 (1987-01-01), Ardezzone
patent: 4719417 (1988-01-01), Evans
patent: 4837622 (1989-06-01), Whann et al.
patent: 4965865 (1990-10-01), Trenary
patent: 4983907 (1991-01-01), Crowley
patent: 5012187 (1991-04-01), Littlebury
patent: 5055778 (1991-10-01), Okubo et al.
patent: 5088190 (1992-02-01), Malhi et al.
patent: 5103557 (1992-04-01), Leedy
patent: 5106309 (1992-04-01), Matsuoka et al.
patent: 5123850 (1992-06-01), Elder et al.
patent: 5124639 (1992-06-01), Carlin et al.
patent: 5124646 (1992-06-01), Shiraishi
patent: 5172050 (1992-12-01), Swapp
patent: 5194932 (1993-03-01), Kurisu
patent: 5373231 (1994-12-01), Boll et al.
patent: 5395253 (1995-03-01), Crumly
patent: 5399982 (1995-03-01), Driller et al.
patent: 5404099 (1995-04-01), Sahara
patent: 5406210 (1995-04-01), Pedder
patent: 5418471 (1995-05-01), Kardos
patent: 5422574 (1995-06-01), Kister
patent: 5437556 (1995-08-01), Bargain et al.
patent: 5440231 (1995-08-01), Sugai
patent: 5442282 (1995-08-01), Rostoker et al.
patent: 5476211 (1995-12-01), Khandros
patent: 5491426 (1996-02-01), Small
patent: 5497079 (1996-03-01), Yamada et al.
patent: 5506499 (1996-04-01), Puar
patent: 5521518 (1996-05-01), Higgins
patent: 5525545 (1996-06-01), Grube et al.
patent: 5539325 (1996-07-01), Rostoker et al.
patent: 5541525 (1996-07-01), Wood et al.
patent: 5554940 (1996-09-01), Hubacher
patent: 5555422 (1996-09-01), Nakano
patent: 5573435 (1996-11-01), Grabbe et al.
patent: 5629137 (1997-05-01), Leedy
patent: 5648661 (1997-07-01), Rostoker et al.
patent: 5677566 (1997-10-01), King et al.
patent: 5682064 (1997-10-01), Atkins et al.
patent: 5713744 (1998-02-01), Laub
patent: 5714803 (1998-02-01), Queyssac
patent: 5729150 (1998-03-01), Schwindt
patent: 5742170 (1998-04-01), Isaacs et al.
patent: 5764072 (1998-06-01), Kister
patent: 5772451 (1998-06-01), Dozier et al.
patent: 5783461 (1998-07-01), Hembree
patent: 5786701 (1998-07-01), Pedder
patent: 5789930 (1998-08-01), Isaacs et al.
patent: 5807104 (1998-09-01), Ikeya et al.
patent: 5828226 (1998-10-01), Higgins et al.
patent: 5838163 (1998-11-01), Rostoker et al.
patent: 5863814 (1999-01-01), Alcoe et al.
patent: 5917707 (1999-06-01), Khandros et al.
patent: 5923178 (1999-07-01), Higgins et al.
patent: 5932891 (1999-08-01), Higashi et al.
patent: 5974662 (1999-11-01), Eldridge et al.
patent: 5983493 (1999-11-01), Eldridge et al.
patent: 5998228 (1999-12-01), Eldridge et al.
patent: 5998864 (1999-12-01), Khandros et al.
patent: 6002266 (1999-12-01), Briggs et al.
patent: 6022750 (2000-02-01), Akram et al.
patent: 6023103 (2000-02-01), Chang et al.
patent: 6031282 (2000-02-01), Jones et al.
patent: 6050829 (2000-04-01), Eldridge et al.
patent: 6064213 (2000-05-01), Khandros et al.
patent: 6150827 (2000-11-01), Pavoni et al.
patent: 6211541 (2001-04-01), Carroll et al.
patent: 6215454 (2001-04-01), Tran
patent: 6246250 (2001-06-01), Doherty et al.
patent: 3-65659 (1991-
Eldridge Benjamin N.
Khandros Igor Y.
Pedersen David V.
Whitten Ralph G.
Burraston N. Kenneth
FormFactor Inc.
Merkadeau Stuart L.
Nguyen Jimmy
Sherry Michael
LandOfFree
Special contact points for accessing internal circuitry of... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Special contact points for accessing internal circuitry of..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Special contact points for accessing internal circuitry of... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2877465