Sleep mode VDD detune for power reduction

Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S227000

Reexamination Certificate

active

06396336

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The following invention relates generally to network semiconductor chips and specifically to sleep mode circuitry in semiconductor chips.
2. Related Art
In recent times, conservation of energy to semiconductor chips has become increasingly important. In fact, it is a standard feature that three power modes are provided: a select (or on) state, a deselect (or off) state, and a sleep mode state. In the sleep mode, the energy of the chip is conserved from the normal on state. In this sleep mode, while the voltage to the individual transistors is not low enough to lose memory (as when the power is turned off in the deselect state), the voltage is turned down to conserve energy as compared to the select state. The power conservation function of the sleep mode is especially important for portable devices, such as laptop computers.
One concern for chip designers is to decrease the leakage current across the individual transistors in the sleep mode. For a typical semiconductor chip, an external power supply supplies on the order of a few volts of power (e.g., 2.5 to 3 volts) to the chip. This external voltage is fed to regulators, and scaled down in power to one or more actual (internal) voltages used by the internal memory devices of the chip. At the present generation of technology, an internal voltage of approximately 1.9 volts is considered standard.
With a high density memory chip, typically millions of transistors are arranged in memory cells, with word lines, plate lines and bit lines used for reading and writing to these memory cells. These memory cells are supplied by the internal voltages.
Unfortunately, each of these transistors leak a small amount current when the chip is in the deselect or sleep mode states. In the sleep mode state, the leakage is on the order of a few picoamps for example. Although the leakage current for each transistor is negligible, the amount of leakage is significant when the tremendous number of transistors is taken into consideration.
To reduce the leakage while in the sleep mode, it is possible to turn off the outputs from a number of the regulators. However, this does not solve the problem because the amount of internal voltage is not reduced, causing the same amount of leakage current to be drawn in the arrays of memory cells.
A number of techniques have been used to decrease the leakage current. One technique has been to change the physical characteristics of individual transistors and memory cells. For example, it is possible to raise the threshold voltage for the transistors and/or increase the device lengths (channel lengths) of the transistors. This technique has the disadvantage of deleteriously affecting active-mode (on state) chip performance, and possibly increasing the size of the chip. In addition, these changes would be fixed and permanent.
Another technique has been to add threshold implants (i.e., implant more atoms). This can deleteriously impact the physical characteristics of the transistors when the chip is returned to the on state. Again, these changes would be fixed and permanent.
Another technique is to add additional circuit elements, to block the flow of currents unneeded in the sleep mode, such as turning off redundant charge pumps. For example, specially tailored transistors can be used, which would receive signals to restrict the flow of current during sleep mode. Unfortunately, this technique can adversely impact chip performance and can add additional process steps. In addition, it would provide a fixed and permanent change to the chip as well.
What is needed is a method for decreasing the leakage current by lowering the internal voltage. In particular, what is needed is to lower the leakage current without the disadvantages of prior techniques, such as affecting the size and shape of the transistors, adding implants, or selectively disabling chip subsystems.
SUMMARY OF THE INVENTION
The present invention is directed to a system and method for reducing a leakage current on a semiconductor in a sleep mode. The method includes (1) placing the semiconductor in the sleep mode; (2) providing the semiconductor an internal supply voltage derived from an external supply voltage applied to the semiconductor chip (where the internal supply voltage is less in quantity than the external supply voltage); and (3) reducing the internal supply voltage when the semiconductor enters the sleep mode from an activated mode and returning the internal supply voltage to an activated mode level when the semiconductor returns to the activated mode. The reducing step includes supplying the external supply voltage to a reference circuit which outputs therefrom a reference voltage; and supplying the reference voltage to a regulator, where the regulator attempts to match the reference voltage and outputs therefrom the internal supply voltage. The reference circuit reduces the reference voltage when the semiconductor enters the sleep mode from an activated mode and returns the reference voltage to the activated mode level when the semiconductor returns to the activated mode.
The reducing step can be performed by reducing the current flow to one or more diodes in the reference circuit when the semiconductor enters the sleep mode from the activated mode, and increasing the current flow to the diodes when the semiconductor reenters the activated mode from the sleep mode. In one embodiment, this is accomplished by turning one or more transistors controlling the flow of current to the diodes off when the semiconductor enters the sleep mode from the activated mode, and turning the transistors back on when the semiconductor reenters the activated mode from the sleep mode. The transistors can be turned on and off by preprogrammed signals transmitted from a control circuit.


REFERENCES:
patent: 4130899 (1978-12-01), Bowman et al.
patent: 4683382 (1987-07-01), Sakurai et al.
patent: 4691123 (1987-09-01), Hashimoto
patent: 4716463 (1987-12-01), Stacy et al.
patent: 5077518 (1991-12-01), Han
patent: 5477279 (1995-12-01), Chang
patent: 5511026 (1996-04-01), Cleveland et al.
patent: 5530398 (1996-06-01), Shamlou et al.
patent: 5663919 (1997-09-01), Shirley et al.
patent: 5747977 (1998-05-01), Hwang
patent: 5773966 (1998-06-01), Steigerwald
patent: 5898235 (1999-04-01), McClure
patent: 6049245 (2000-04-01), Son et al.
patent: 6118267 (2000-09-01), Eitan et al.
patent: 6-175956 (1994-06-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Sleep mode VDD detune for power reduction does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Sleep mode VDD detune for power reduction, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Sleep mode VDD detune for power reduction will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2820895

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.