High speed, low-power inter-chip transmission system

Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S203000

Reexamination Certificate

active

06426656

ABSTRACT:

BACKGROUND OF THE INVENTION
In telecommunications switches and other digital systems, considerable delay and power is also consumed moving high-bandwidth signals across chips. In conventional CMOS chips, such signals are driven at CMOS levels where the two power supplies are used to represent logic “1” and logic “0”. Consider moving a high-bandwidth STS-192 (10 Gb/s) signal across a long on-chip bus where the supply voltage is 1.8V and each signal line has 1 pF of capacitance. Using conventional CMOS signaling, not only is such system very slow, due to the large RC time constant of the long wire, but it also dissipates over 30 mW of power just transporting the signal.
Some prior art systems, such as that presented in Dally and Poulton,
Digital Systems Engineering
, Cambridge University Press, 1998, pp. 385-387, reduces the delay and power dissipation of on-chip signaling paths by employing differential signaling with a low-voltage swing using a precharged signaling arrangement. However, while such systems reduce power by lowering the voltage swing, they also consume additional power to precharge the lines each cycle. Also, this precharge operation limits the maximum rate at which the lines can operate.
SUMMARY OF THE INVENTION
In accordance with one aspect of the invention, a data link on an integrated circuit comprises a push-pull driver circuit, clocked from a clock, driving a pair of differential lines, one line driven high while the other line is pulled low. A receiver includes a sense amplifier clocked from the same clock.
Each line may be driven through a low swing with the driver circuit clocked through a timing circuit. The timing circuit includes a delay, the timing of which varies in a manner similar to timing variations in the driver circuit. Line-to-line coupling of the differential lines allows precharge of the lines without drawing precharge power.
The driver circuit may be an NMOS H-bridge. Both the driver and receiver may be formed of MOSFETs.
In accordance with another aspect of the invention, the on-chip transmission system includes a regenerative repeater, clocked from the clock, to regenerate the signal from the driver circuit. The repeater includes a sense amplifier, the output of which may enable the driver circuit of the repeater.


REFERENCES:
patent: 4914429 (1990-04-01), Upp
patent: 5828622 (1998-10-01), McClure
patent: 5856752 (1999-01-01), Arnold
patent: 6005438 (1999-12-01), Shing
patent: 6204697 (2001-03-01), Zerbe
patent: 6272577 (2001-08-01), Leung et al.
Shin, Hyun J. and Hodges, David A., “A 250-Mbit/s CMOS Crosspoint Switch,” IEEE Journal of Solid-State Circuits, vol. 24, No. 2, Apr. 1989, pp. 478-486.
Dally, William J. and Poulton, John W., “Digital Systems Engineering,” Cambridge University Press, 1998, pp. 385-387.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High speed, low-power inter-chip transmission system does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High speed, low-power inter-chip transmission system, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed, low-power inter-chip transmission system will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2819237

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.