Three-dimensional chip-stack synchronization

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Clock or pulse waveform generating

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S295000, C327S565000

Reexamination Certificate

active

07863960

ABSTRACT:
A central reference clock is placed in a substantially middle chip of a 3-D chip-stack. The central reference clock is distributed to each child chip of the 3-D chip-stack, so that a plurality of clocks is generated for each individual chip in the 3-D-stack in a synchronous manner. A predetermined number of through-silicon-vias and on-chip wires are employed to form a delay element for each slave clock, ensuring that the clock generated for each child chip is substantially synchronized. Optionally, an on-chip clock trimming circuit is embedded for further precision tuning to eliminate local clock skews.

REFERENCES:
patent: 5760478 (1998-06-01), Bozso et al.
patent: 6040203 (2000-03-01), Bozso et al.
patent: 6526112 (2003-02-01), Lai
patent: 7538603 (2009-05-01), Ikeda et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Three-dimensional chip-stack synchronization does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Three-dimensional chip-stack synchronization, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Three-dimensional chip-stack synchronization will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2720902

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.