Variable capacitance with delay lock loop

Oscillators – With frequency adjusting means – With voltage sensitive capacitor

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C332S109000, C331S158000, C331S176000

Reexamination Certificate

active

07872542

ABSTRACT:
An integrated circuit includes a delay lock loop (DLL) circuit that generates incremental delay line signals and a delay line output signal based on a received clock signal. A pulse-width modulation (PWM) control module generates a PWM control signal. A tunable circuit having variable capacitance is controlled based on the delay line output signal, the PWM control signal, and one of the incremental delay line signals.

REFERENCES:
patent: 4228713 (1980-10-01), Gross
patent: 4893097 (1990-01-01), Zwack
patent: 5053723 (1991-10-01), Schemmel
patent: 5081431 (1992-01-01), Kubo et al.
patent: 5574408 (1996-11-01), Zwack
patent: 5659270 (1997-08-01), Millen et al.
patent: 5748045 (1998-05-01), Tateishi
patent: 5809336 (1998-09-01), Moore et al.
patent: 6160458 (2000-12-01), Cole et al.
patent: 6462688 (2002-10-01), Sutardja
patent: 6598148 (2003-07-01), Moore et al.
patent: 6803829 (2004-10-01), Duncan et al.
patent: 6844837 (2005-01-01), Sutardja et al.
patent: 6850125 (2005-02-01), Norman et al.
patent: 6998928 (2006-02-01), Stengel et al.
patent: 7020794 (2006-03-01), Lin
patent: 7046042 (2006-05-01), Dino et al.
patent: 7095348 (2006-08-01), Sutardja et al.
patent: 7114069 (2006-09-01), Tomerlin et al.
patent: 7375597 (2008-05-01), Greenberg et al.
patent: 2003/0231039 (2003-12-01), Locke
patent: 2004/0071029 (2004-04-01), Sutardja
patent: 0 766 376 (1997-04-01), None
patent: 1 119 106 (2001-07-01), None
patent: 1143606 (2001-10-01), None
patent: 1 411 630 (2004-04-01), None
patent: WO 2003/050637 (2003-06-01), None
patent: WO 2005/011118 (2005-02-01), None
Notification of Transmittal of the International Search Report and The Written Opinion of The International Searching Authority, or the Declaration dated Mar. 6, 2009 in reference to PCT/US2008/084855.
U.S. Appl. No. 12/114,479, filed May 2008, Greenberg et al.
A Semidigital Dual Delay-Locked Loop; Stefanos Sidiropoulos, Student Member, IEEE, and Mark A. Horowitz, Senior Member, IEEE; IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997; pp. 1683-1692.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Variable capacitance with delay lock loop does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Variable capacitance with delay lock loop, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Variable capacitance with delay lock loop will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2654556

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.