Silicon on insulator structure from low defect density...

Active solid-state devices (e.g. – transistors – solid-state diode – Physical configuration of semiconductor

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S347000, C257S913000

Reexamination Certificate

active

06236104

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention is directed to a silicon on insulator (SOI) structure having a low defect density device layer. More specifically, the present invention is directed to a SOI structure wherein the device layer is derived from a single crystal silicon wafer which is substantially free of agglomerated intrinsic point defects.
Additionally, the present invention is directed to a SOI structure having a single crystal silicon handle wafer which is capable of forming an ideal, non-uniform depth distribution of oxygen precipitates, upon being subjected to the heat treatment cycles of essentially any arbitrary electronic device manufacturing process.
A SOI structure generally comprises a handle wafer, a device layer, and an insulating film, (typically an oxide layer) between the handle wafer and the device layer. Generally, the device layer is between 0.5 and 20 micrometers thick. Such a wafer may be prepared using various techniques known in the art. For example, wafer thinning techniques may be used, often referred to as back etch SOI (i.e., BESOI), wherein a silicon wafer is bound to the handle wafer and then slowly etched away until only a thin layer of silicon on the handle wafer remains. (See, e.g., U.S. Pat. No. 5,189,500). Alternatively, a single wafer may be used wherein molecular oxygen ions (O
2
+
) or atomic oxygen ions (O
+
) are implanted below the surface of the wafer to form an oxide layer. This process is generally referred to as SIMOX (i.e., separation by implantation of oxygen; see, e.g., U.S. Pat. No. 5,436,175 and
Plasma Immersion Ion Implantation For Semiconductor Processing,
Materials Chemistry and Physics 46 (1996) 132-139). Such a process is considered advantageous because it acts to reduce the number of silicon wafers which are consumed, as compared to the more conventional wafer thinning processes, in the preparation of a SOI structure.
SOI structures may be prepared from silicon wafers sliced from single crystal silicon ingots grown in accordance with the Czochralski method. In recent years, it has been recognized that a number of defects in single crystal silicon form during the growth process as the crystal cools after solidification. Such defects arise, in part, due to the presence of an excess (i.e., a concentration above the solubility limit) of intrinsic point defects, which are known as vacancies and self-interstitials. Silicon crystals grown from a melt typically contain an excess of one or the other type of intrinsic point defect, either crystal lattice vacancies or silicon self-interstitials. It has been suggested that the type and initial concentration of these point defects in the silicon are determined at the time of solidification and, if these concentrations reach a level of critical supersaturation in the system and the mobility of the point defects is sufficiently high, a reaction, or an agglomeration event, will likely occur. Agglomerated intrinsic point defects in silicon can severely impact the yield potential of the material in the production of complex and highly integrated circuits, such as those utilizing SOI structures.
Vacancy-type defects are recognized to be the origin of such observable crystal defects as D-defects, Flow Pattern Defects (FPDs), Gate Oxide Integrity (GOI) Defects, Crystal Originated Particle (COP) Defects, crystal originated Light Point Defects (LPDs), as well as certain classes of bulk defects observed by infrared light scattering techniques such as Scanning Infrared Microscopy and Laser Scanning Tomography. Also present in regions of excess vacancies are defects which act as the nuclei for ring oxidation induced stacking faults (OISF). It is speculated that this particular defect is a high temperature nucleated oxygen agglomerate catalyzed by the presence of excess vacancies.
In addition to the above-mentioned vacancy-type defects, it is also believed that agglomerated vacancy defects, or voids, may be the cause of “HF defects” (i.e., metal precipitation defects). HF defects are, like these other vacancy-type defects, considered to be a critical problem with current SOI technology.
Defects relating to self-interstitials are less well studied. They are generally regarded as being low densities of interstitial-type dislocation loops or networks. Such defects are not responsible for gate oxide integrity failures, an important wafer performance criterion, but they are widely recognized to be the cause of other types of device failures usually associated with current leakage problems.
Agglomerated intrinsic point defects can create performance problems for SOI substrates if silicon wafers containing such defects are utilized as the source of the device layer. Performance problems may also result from metallic contaminants present in the handle wafer portion of the SOI structure. During the heat treatments employed by the SOI process, metallic contaminants, present in the handle wafer as a result of cleaning and handling of the SOI structure, may migrate through the silicon matrix until the oxide layer, present between the handle wafer and the device layer, is reached. Although generally speaking these impurities may not pass through the oxide layer and into the device layer, the oxide layer is a preferential site for the precipitation of these impurities. This precipitation acts to disrupt the oxide layer and interfere with the performance of the SOI device.
Accordingly, a need continues to exist for a SOI substrate which contains a device layer which is substantially free of agglomerated intrinsic point defects. Additionally, a need continues to exist for a SOI substrate which contains a handle wafer capable of inhibiting the precipitation of metallic impurities at or near the oxide layer/silicon interface.
SUMMARY OF THE INVENTION
Among the objects of the present invention, therefore, is the provision of a silicon on insulator structure having a device layer containing an axially symmetric region of substantial radial width which is substantially free of defects resulting from an agglomeration of crystal lattice vacancies or silicon self-interstitials; the provision of such a structure having a handle wafer with improved gettering capabilities; the provision of such a structure wherein the handle wafer comprises a silicon wafer which is capable, during the heat treatment cycles of essentially any arbitrary electronic device manufacturing process, of forming an ideal, non-uniform depth distribution of oxygen precipitates; and, the provision of such a structure which is less susceptible to the formation of metal precipitate defects during device fabrication.
Briefly, therefore, the present invention is directed to a silicon on insulator structure which comprises (i) a handle wafer, (ii) a single crystal silicon device layer having a central axis, a circumferential edge, a radius extending from the central axis to the circumferential edge, and a first axially symmetric region which is substantially free of agglomerated intrinsic point defects, and (iii) an insulating layer between the handle wafer and the device layer.
The present invention is further directed to a silicon on insulator structure which comprises (i) a handle wafer, the handle wafer comprising a Czochralski single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface and the other of which is the back surface of the silicon wafer, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a surface layer which comprises a first region of the silicon wafer between the front surface and a distance, D
1
, of at least about 10 micrometers, as measured from the front surface and toward the central plane, and a bulk layer which comprises a second region of the silicon wafer between the central plane and the first region, the silicon wafer being characterized in that it has a non-uniform distribution of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentr

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Silicon on insulator structure from low defect density... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Silicon on insulator structure from low defect density..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Silicon on insulator structure from low defect density... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2563558

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.