Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage
Reexamination Certificate
2000-05-17
2001-12-11
Zweizig, Jeffrey (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Specific identifiable device, circuit, or system
With specific source of supply or bias voltage
Reexamination Certificate
active
06329869
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly a semiconductor device including a power supply voltage generating unit.
2. Description of the Related Art
A power supply voltage generating unit is conventionally known in “A Precise On-Chip Voltage Generator for a Giga-Scale DRAM with a Negative Word-line Scheme” (1998 Symposium on VLSI Circuits Digest of Technical Papers, pp. 94 to 95) by Hitoshi Tanaka et al.
In Japanese Laid Open Patent application (JP-A-Heisei 10-255469) is disclosed a circuit for generating a voltage higher than a power supply voltage externally supplied and a circuit for generating a negative voltage lower than a ground voltage. In this reference, the circuit is composed of a charge pump, two level detectors and two ring oscillators. The charge pump generates an internal power supply voltage higher than the external power supply voltage. The two level detectors detects the internal power supply voltage outputted from the charge pump. The two ring oscillators are respectively connected to the two level detectors and has different oscillation frequencies. A multiple ring oscillator selectively outputs to the charge pump, the signal generated by one of the ring oscillators in accordance with the internal power supply voltage which is outputted from the charge pump.
Also, the following matters are disclosed in the above reference. A MOS-type semiconductor integrated circuit at present includes a boosting circuit, which generates the internal power supply voltage higher than the power supply voltage externally supplied. The internal power supply voltage is supplied to the inside of the semiconductor integrated circuit such that a high level signal can be propagated without decrease, even if N-type MOSFETs are used. Also, a junction capacitance of a drain node is decreased so as to accomplish a high-speed operation and small power consumption. Also, the change of a threshold voltage due to the substrate effect is reduced to extend an operation margin. For these purposes, a power supply circuit system is provided to generate the internal voltage which is lower than the ground voltage externally supplied and to supply the inside of the semiconductor integrated circuit. At this time, the above power supply circuit system is requested to detect the change of the internal voltage due to operation current and leak current, and to hold the internal voltage such that the semiconductor integrated circuit is held in the normal operation.
It should be noted that various types of current flow such as the leak current equal to or less than 100 nA which is caused through the deviation in a manufacturing process and the semiconductor physics in a stand-by state, and the operation current of order of 10 &mgr;A which is caused by the circuit structure for bias current. Considering the various types of current which extend over 5 digits, the internal voltage changes.
A conventional power supply voltage generating unit will be described with reference to
FIGS. 1 and 2
.
FIG. 1
shows the circuit structure of the power supply voltage generating unit for generating a negative voltage. The power supply voltage generating unit
10
is composed of a charge pump circuit CP, an oscillator OSC, a charge pump regulator Ha, an N-channel output transistor NH
1
, and a regulator H. The charge pump circuit CP is connected with a V
BB
voltage. The oscillator OSC is connected with the charge pump circuit CP. The charge pump regulator Ha has a voltage detecting circuit (level detector) Ld. The N-channel output transistor NH
1
has the drain and source connected with the V
BB
voltage and a V
NN
voltage, respectively. The regulator H compares the V
NN
voltage with a reference value V
REFN
and outputs the comparing result to the gate of the output transistor NH
1
. The V
BB
voltage is a negative voltage of a substrate (Sub) voltage. The V
NN
voltage is a negative voltage which is connected with a circuit group (not shown) and is used in the operation of the circuit group. The V
BB
voltage and the V
NN
voltage are in the relation of V
BB
<V
NN
.
When the circuit group connected with the side of V
NN
voltage operates, noise is generated so that the V
NN
voltage sometimes changes. For example, the noise contained on the side of V
NN
voltage has the amplitude of hundreds of mV. A load capacitance of thousands of pF is added to the side of V
NN
voltage and a load capacitance of hundreds of thousands of pF is added to the side of V
BB
voltage.
The operation of power supply voltage generating unit
10
will be described with reference to FIG.
2
.
First, as shown in waveform A, the V
NN
voltage increases when the circuit group operates to introduce the noise. When a determination time t
DET1
passes after the V
NN
voltage to start to increase, the regulator H operates as shown in waveform A as “regulator act” to output a high level signal of Vcc as an output signal H
3
as shown in FIG.
42
C.
When the H
3
signal of the high level is supplied to the gate of the output transistor NH
1
, the output transistor NH
1
is set to a conductive state. As a result, current flows from the side of V
NN
voltage to the side of V
BB
voltage to increase the V
BB
voltage as shown in waveform B. The noise on the side of V
BB
voltage, i.e., the V
BB
voltage noise shown in waveform B has the amplitude of tens of mV. While the output transistor NH
1
is turned on, the current flows from the side of V
NN
voltage to the side of V
BB
voltage. Therefore, the noise contained on the side of V
NN
voltage decreases, and finally, the V
NN
voltage decreases and returns to the original level, as shown in waveform A.
The H
3
signal goes to a low level of the V
BB
voltage to turn off the output transistor NH
1
, when the noise contained on the side of V
NN
voltage decreases so that the V
NN
voltage decreases lower than a predetermined voltage, as shown in waveform C. At this time, the V
NN
voltage is in a stable state as shown in waveform A. In this case, the side of V
BB
voltage is in the state in which the V
BB
voltage noise is contained. After a time t
DET2
passes after the output transistor NH
1
is turned on and the noise flows to the side of V
BB
voltage, as shown in waveform C, the output signal Hi of the level detector Ld becomes high level, as shown in waveform D. When the signal H
1
becomes high level, the operation of the oscillator OSC is started, as shown in waveform E.
The charge pump circuit CP operates in response to the output signal H
2
from the oscillator OSC (charge pump act shown in waveform E), the charge pump circuit CP removes the V
BB
voltage noise to decrease the V
BB
voltage, as shown in waveform B. When the V
BB
voltage falls lower than a preset voltage, the output signal H
1
of the level detector Ld becomes the low level, as shown in waveform B. As a result, the operation of the oscillator OSC and the operation of the charge pump circuit CP are stopped as shown in waveform E.
By the way, when noise is contained on the side of V
BB
voltage and the V
BB
voltage as a substrate voltage changes from a predetermined value, the threshold voltage Vt of the transistor formed on the substrate changes so that the margin sometimes reduces. Therefore, it is desirable that a quantity of the V
BB
voltage noise transferred when the output transistor NH
1
is set to the conductive state is small. Also, it is desirable that an attenuation time td is short from when the noise moves from the side of V
NN
voltage to the side of V
BB
voltage to when the V
BB
voltage noise is eliminated, as shown in waveform B.
In above-mentioned structure, the V
BB
voltage noise starts to be removed after the noise is contained on the side of V
NN
voltage and then the determination time t
DET1
and the detection time t
DET2
of the level detector Ld have elapsed. Here, the determination time t
DET1
is 10 nsec, and the detection time t
DET2
is 1 &mgr;sec, for example.
Also, when the V
BB
voltage level is near
NEC Corporation
Sughrue Mion Zinn Macpeak & Seas, PLLC
Zweizig Jeffrey
LandOfFree
Semiconductor device with less influence of noise does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device with less influence of noise, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device with less influence of noise will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2556514