Electrical measurement of level-to-level misalignment in integra

Metal working – Method of mechanical manufacture – Assembling or joining

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

29578, 324158R, H01L 2166

Patent

active

043864597

ABSTRACT:
At least one chip on a multiple-chip integrated circuit wafer is dedicated for use as a test device for checking mask level-to-level misalignment. The test device is made during the same fabrication sequence in which the circuit-containing chips are made. No additional processing steps are required for the test device. By forming unique S-shaped members in each test device and establishing electrical contact therewith, a sensitive electrical tester is provided for indicating level-to-level registration in the circuit-containing chips.

REFERENCES:
patent: 3650020 (1972-03-01), Mar
patent: 3808527 (1974-04-01), Thomas
patent: 3835530 (1974-09-01), Kilby
patent: 3983479 (1976-09-01), Lee et al.
patent: 4144493 (1979-03-01), Lee et al.
patent: 4257825 (1981-03-01), Schaumberg
Russell et al., Internat. Electron Devices Meeting Techn. Dig., Dec. 5-7, 1977, Wa. D. C., Sect. 2.1, pp. 7A-7F.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Electrical measurement of level-to-level misalignment in integra does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Electrical measurement of level-to-level misalignment in integra, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electrical measurement of level-to-level misalignment in integra will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2338129

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.