Integrated circuit timer system having a global bus for transfer

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395557, 395553, 395280, 395308, 395311, G06F 104, G06F 1300

Patent

active

057322252

ABSTRACT:
The present invention relates in general to an integrated circuit timer system, and more particularly to an integrated circuit timer system having at least one global communication bus conductor for transferring information between local buses. Referring to FIGS. 1 and 10, a global channel communication bus (200) is used to communicate information between channels (204-206) which are coupled to different pin/status buses (216-218). The purpose of the global channel communication bus (200) is to synchronously transfer information between channels in different I/O control modules (IOCMs 25-29), and to synchronously transfer information between channels (e.g. 204-206) within an IOCM (e.g. 27) that are coupled to different pin/status buses (e.g. 216 and 217). In addition, in some embodiments, the global channel communication bus (200) can provide and receive information from external to input/output integrated circuit (22) by way of integrated circuit pins (223). Thus interrupts and a service processor are not required to communicate locally generated status or control information to other independent functional blocks of circuitry.

REFERENCES:
patent: 4220990 (1980-09-01), Alles
patent: 4646232 (1987-02-01), Chang et al.
patent: 4926319 (1990-05-01), Wilkie et al.
patent: 4942522 (1990-07-01), Wilkie et al.
patent: 4952367 (1990-08-01), Porter et al.
patent: 5042005 (1991-08-01), Miller et al.
patent: 5117498 (1992-05-01), Miller et al.
patent: 5129078 (1992-07-01), Groves et al.
patent: 5204669 (1993-04-01), Dorfe et al.
patent: 5204957 (1993-04-01), Wilkie et al.
patent: 5317693 (1994-05-01), Cuenod et al.
patent: 5386567 (1995-01-01), Lien et al.
patent: 5455916 (1995-10-01), Bourke et al.
patent: 5530814 (1996-06-01), Wong et al.
patent: 5555381 (1996-09-01), Ludwig et al.
Motorola Ltd. 1994 Reference Manual, "Modular Microcontroller Family-CTM-Configurable Timer Module", USA/Europe Motorola Lit. Distribution, pp. 1-1 thru 10-14 & Appendix A-D.
Motorola Ltd. 1994 Reference Manual, "Modular Microcontroller Family-TPU-Time Processor Unit" USA/EUROPE Motorola Lit.Distribution, pp. 1-1 thru 4-8 & Appendix A-D.
Intel Corp. Lit. Dept., Santa Clara, CA, "8096 16-Bit Microcontroller Architectural Specification & Functional Description", Advance Info., pp. 1-21. 1983.
Hitachi, Ltd. 1987, "Hitachi Microcomputer System HD63140 Universal Pulse Processor (UPP)", Mar. 1987, pp. 1-55.
Motorola Inc., 1995, "Motorola Semiconductor Technical Data--Technical Summary 32-Bit Modular Microcontroller MC68336", pp. 1-141.
Peter A. Manson, BUDDY Implementation of the Mwave ISA.
Plug and Play ISA Specification, Version 1.0a, May 5, 1994.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Integrated circuit timer system having a global bus for transfer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Integrated circuit timer system having a global bus for transfer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit timer system having a global bus for transfer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2297059

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.