Multiplier having a reduced number of partial product calculatio

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 752

Patent

active

051193256

ABSTRACT:
An adder circuit that has an encoded carry input, where a bit position weight of the carry input is two, allows the adder circuit to selectively concurrently add a data value of two to a first and a second input data operand of the adder circuit. The adder circuit is also able to add the first and second input data operands with a second carry input that is not encoded. A recoded multiplier combines two partial product calculations into one calculation during only a first partial product calculation operation by using the adder circuit. Partial product calculations are reduced in number during a multiply operation of a data processor.

REFERENCES:
patent: 4745570 (1988-05-01), Diedrich et al.
patent: 4807175 (1989-02-01), Tokumaru et al.
patent: 4817029 (1989-03-01), Finegold
patent: 5008850 (1991-04-01), Jensen

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Multiplier having a reduced number of partial product calculatio does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Multiplier having a reduced number of partial product calculatio, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multiplier having a reduced number of partial product calculatio will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2234780

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.