Memory device performance by delayed power-down

Static information storage and retrieval – Powering

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365227, 365194, 327285, 327288, G11C 700

Patent

active

056687699

ABSTRACT:
The method of this invention prevents transient currents at high-frequency disable cycles and disables DC current paths after a minimum delay time, thereby reducing power dissipation. This invention includes a delay circuit functioning to prevent disablement of DC paths where chip-disable times occur at intervals below a minimum duration. The result is a decrease in the number of undesired voltage drops on internal power buses due to transient currents. The method detects external chip-disable pulses that occur before a minimum time duration, then prevents those pulses from powering down internal direct-current paths. At the same time, the output driver high impedance functionality of the chip-disable signal is preserved.

REFERENCES:
patent: 5033026 (1991-07-01), Tsujimoto

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device performance by delayed power-down does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device performance by delayed power-down, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device performance by delayed power-down will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-223201

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.