Bit-serial linear interpolator with sliced output

Electrical computers: arithmetic processing and calculating – Electrical digital calculating computer – Particular function performed

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 738

Patent

active

060731516

ABSTRACT:
Delayed versions of a bit-serial input sequence are created. When the interpolation involves scaled versions of the input sequence, scaled versions of the input sequence are produced. The interpolation equations are implemented by adding the delayed versions of the input sequence and the scaled versions of the input sequence together. The sign bit of each of the equated interpolation terms are applied to a multiplexer (528), and the sign bits are sequentially produced at the multiplexer output (529). The multiplexed sign bits are sequentially latched to the output of a latch (534) to produce the bit-serial interpolation with sliced output signal.

REFERENCES:
patent: 3789203 (1974-01-01), Catherall et al.
patent: 4031370 (1977-06-01), Catherall
patent: 4648045 (1987-03-01), Demetrescu
patent: 4975866 (1990-12-01), Aoki et al.
patent: 5559513 (1996-09-01), Rothermel et al.
patent: 5694345 (1997-12-01), Peterson

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Bit-serial linear interpolator with sliced output does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Bit-serial linear interpolator with sliced output, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Bit-serial linear interpolator with sliced output will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2223401

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.