Memory device preventing a slow operation through a mask signal

Static information storage and retrieval – Addressing – Byte or page addressing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518901, 36523003, G11C 800

Patent

active

060727497

ABSTRACT:
This invention is a memory device with a structure that has eliminated the logic circuit using I/O mask signal DQM from within the critical path from the clock CLK to the predecoder and column decoder for generating column selection signal CL. The logic circuit using I/O mask signal DQM within the critical path for generating column selection signals is eliminated, and the time from when the clock is supplied until the column selection signal is generated is made as short as possible. On the other hand, to make an I/O mask possible during burst write mode, drive control of the write amplifier is performed based on I/O mask signal DQM. Specifically, activation of the write amplifier is prohibited or allowed in response to the I/O mask signal DQM.

REFERENCES:
patent: 5148396 (1992-09-01), Nakada
patent: 5629899 (1997-05-01), Sato
patent: 5787046 (1998-07-01), Furuyama et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device preventing a slow operation through a mask signal does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device preventing a slow operation through a mask signal, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device preventing a slow operation through a mask signal will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2219812

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.