Computational array circuit for providing parallel multiplicatio

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364735, 3647505, G06F 1711

Patent

active

056086636

ABSTRACT:
A computational array circuit (100) performs parallel multiplications with an adder array (140). The computational array circuit converts a floating point input value to a logarithmic input value. The logarithmic input value is then added to a logarithm of a multiplier value by an adder circuit (145) in each of a number of array elements (150) of the adder array (140). The computational array circuit (100) converts the resulting logarithmic output value from each of the array elements (150) to an antilogarithmic output value. The antilogarithmic output value from each of the array elements is thus the mathematical equivalent of the floating point input value multiplied by the multiplier value. The computational array circuit (100) thus obtains the advantage of floating point precision and range while requiring far less physical area than floating point multipliers would require to perform the same functions.

REFERENCES:
patent: 3610901 (1971-10-01), Lynch
patent: 3922536 (1975-11-01), Hampel et al.
patent: 4555768 (1985-11-01), Lewis, Jr. et al.
patent: 4720809 (1988-01-01), Taylor
patent: 5060181 (1991-10-01), Matsuoka
"A 10-ns Hybrid Number System Data Execution", Fang-shi Lai, IEEE Journal Of Solid-State Circuits, vol. 26, No. 4, Apr. 1991.
"A Hybrid Number System Processor With Geometric And Complex Arithmetic Capabilities", Fang-shi Lai and Ching-Farn Eric Wu, IEEE Transactions On Computers, vol. 40, No. 8, Aug. 1991.
"The Efficient Implementation And Analysis Of A Hybrid Number System Processor", Fang-shi Lai, IEEE Transactions On Circuits And Systems--II: Analog And Digital Signal Processing, vol. 40, No. 6, Jun. 1993.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Computational array circuit for providing parallel multiplicatio does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Computational array circuit for providing parallel multiplicatio, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Computational array circuit for providing parallel multiplicatio will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2151824

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.