Fishing – trapping – and vermin destroying
Patent
1993-01-11
1994-05-03
Thomas, Tom
Fishing, trapping, and vermin destroying
437 51, 437 56, 437 89, 437915, H01L 2170
Patent
active
053087780
ABSTRACT:
A transistor (10) has a substrate (12) and a diffusion (14). A gate conductive layer (18) overlies the substrate (12) and has a sidewall formed by an opening that exposes the substrate (12). A sidewall dielectric layer (22) formed laterally adjacent the conductive layer (18) sidewall functions as a gate dielectric for the transistor (10). A conductive region is formed within the opening. The conductive region has a first current electrode region (28) and a second control electrode region (34) and a channel region (30) laterally adjacent the sidewall dielectric layer (22). A plurality of transistors, each in accordance with transistor (10), can be stacked in a vertical manner to form logic gates such as NMOS or PMOS NAND, NOR, and inverter gates, and/or CMOS NAND, NOR, and inverter gates with multiple inputs.
REFERENCES:
patent: 4272880 (1981-06-01), Pashley
patent: 4489478 (1984-12-01), Sakurai
patent: 4498226 (1985-02-01), Inoue et al.
patent: 4554570 (1985-11-01), Jastrzebski et al.
patent: 4596604 (1986-06-01), Akiyama et al.
patent: 4651408 (1987-03-01), MacElwee et al.
patent: 4810906 (1989-03-01), Shah et al.
patent: 4902637 (1990-02-01), Kondou et al.
patent: 4910564 (1990-03-01), Inoue
patent: 4927779 (1990-05-01), Dhong et al.
patent: 4974060 (1990-11-01), Ogasawara
patent: 4992838 (1991-02-01), Mori
patent: 5010386 (1991-04-01), Groover, III
patent: 5017504 (1991-05-01), Nishimura et al.
Fitch Jon T.
Mazure Carlos A.
Witek Keith E.
Motorola Inc.
Thomas Tom
Witek Keith E.
LandOfFree
Method of formation of transistor and logic gates does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of formation of transistor and logic gates, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of formation of transistor and logic gates will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2114649