Process for multiplying the frequency of a clock signal with con

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Frequency or repetition rate conversion or control

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327116, H03B 1900

Patent

active

060912707

ABSTRACT:
A frequency-doubling block includes an input terminal for the incident signal, a first variable delay cell linked to the input, and an EXCLUSIVE OR gate, one input of which is linked to the output of the first delay cell, the other input of which is linked to the input terminal, and the output of which is able to deliver an output clock signal at twice the frequency of the incident signal. A comparison circuit compares the duty ratio of the output signal with a predetermined reference value and a modulation circuit modulates the value of the first delay as a function of the result of the comparison.

REFERENCES:
patent: 4710653 (1987-12-01), Yee
patent: 4799022 (1989-01-01), Skierszkan
patent: 5297179 (1994-03-01), Tatsumi
patent: 5514990 (1996-05-01), Mukaine et al.
patent: 5883534 (1999-03-01), Konodoh et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for multiplying the frequency of a clock signal with con does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for multiplying the frequency of a clock signal with con, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for multiplying the frequency of a clock signal with con will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2040428

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.