Redundant rows in integrated circuit memories

Static information storage and retrieval – Addressing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365200, 365210, G11C 1140

Patent

active

045382476

ABSTRACT:
Decoding apparatus for an integrated circuit memory having normal rows of memory cells 10 and at least one selectively connectable redundant second row of memory cells 31 for being connected in place of one of the first rows 10 includes a redundant decoder (transistors 32, 33. . . n) connected to each of the redundant rows 31, the redundant decoder including a plurality of selectable connections (F.sub.1, F.sub.2 . . . F.sub.n) for creating an address for each of the at least one redundant rows 31; a control signal generating circuit (gates 45, 46, and 47) for generating a control signal of a first state until an address is supplied to the memory and of a second state if any of the redundant rows 31 are selected by the address, and another decoder (transistors 23 and 39) connected to receive control signal .phi..sub.C from the generating circuit for controlling normal rows 10 and the redundant row 31 in response thereto.

REFERENCES:
patent: 4250570 (1981-02-01), Tsang et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Redundant rows in integrated circuit memories does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Redundant rows in integrated circuit memories, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Redundant rows in integrated circuit memories will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2005325

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.