Per-wafer method for globally stressing gate oxide during device

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437170, 324 715, G01R 3126

Patent

active

053915020

ABSTRACT:
Gate oxide on a semiconductor wafer is effectively stressed on a per-wafer basis during fabrication. Because it was effectively stressed, gross testing the gate oxide after device fabrication provides a good indication whether a completed MOS device will be subject to infant mortality. After the gate oxide is formed, a source of overvoltage may be coupled between the raw oxide and the underside of the wafer, to accelerate stress due to defects in the oxide. Alternatively, the oxide may be stressed after deposition of the gate material by coupling a source of overvoltage directly to the gate material and to a probe on the underside of the wafer. The oxide may also be stressed after patterning and definition of the gate material by coupling a source of over-voltage to all of the gates simultaneously, preferably using a mercury probe, plasma or a conductive conforming membrane, and to a probe on the underside of the wafer. The overvoltage is sufficiently large to stress defect-containing oxide, but not to breakdown good oxide. After stress, prior art procedures to complete fabrication, post-fabrication burn-in and testing may be carried out. Because the present invention effectively stresses 100% of the gate oxide, fabricated ICs containing MOS devices whose oxide has defects will generally not pass GO/NO GO post-fabrication testing. In this manner, ICs likely to fail due to infant mortality are identified during post-fabrication testing and discarded.

REFERENCES:
patent: 3422528 (1969-01-01), Okumura
patent: 4360964 (1982-11-01), Gilly et al.
patent: 4760032 (1988-07-01), Turner
patent: 4975381 (1990-12-01), Taka et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Per-wafer method for globally stressing gate oxide during device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Per-wafer method for globally stressing gate oxide during device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Per-wafer method for globally stressing gate oxide during device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1929444

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.