Self-aligned single-mask CMOS/BiCMOS twin-well formation with fl

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 56, 437 57, 437 89, 257371, H01L 21265

Patent

active

052525015

ABSTRACT:
A single-mask self-aligned process is disclosed for formation of n and p wells for advanced CMOS and BiCMOS technologies. The proposed process forms n-well and p-well regions using a single microlithography masking step along with a selective semiconductor (Si or GeSi) growth SSG process without producing surface topography or degrading device surface planarity. This simple process ensures uniform and repeatable NMOS and PMOS gate patterning due to flat surface topography. The n-to-p well placement and spacing is self-aligned due to the use of a disposable SSG hard mask.

REFERENCES:
patent: 4050965 (1977-09-01), Ipri et al.
patent: 4424621 (1984-01-01), Abbas et al.
patent: 4527325 (1985-09-01), Geipel, Jr. et al.
patent: 4558508 (1985-12-01), Kinney et al.
patent: 5132241 (1992-07-01), Su

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Self-aligned single-mask CMOS/BiCMOS twin-well formation with fl does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Self-aligned single-mask CMOS/BiCMOS twin-well formation with fl, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-aligned single-mask CMOS/BiCMOS twin-well formation with fl will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1904078

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.