Excavating
Patent
1996-05-23
2000-02-15
Baker, Stephen M.
Excavating
H03M 1300
Patent
active
060244852
ABSTRACT:
In the coding and decoding of Reed-Solomon codes formed of symbols larger than information symbols, redundant circuitry is eliminated, error detection and correction are preformed using a simple construction, and the reliability of error detection and correction is improved by processing only data of the same size as the information symbols. Two bits of dummy data which are surplus bits in 10 bits of one symbol of information are supplied from a dummy data input circuit to 8 bit input data. At the same time, syndrome data is generated from the surplus parts of check symbols by a syndrome data correction circuit. A part of the 10 bit data is selected by a selector, and supplied to a Galois field summation circuit. The output of the Galois field summation circuit is output to a register, and the output of this register is either selected without modification or via a Galois field coefficient multiplying circuit by a selector, and supplied to the Galois field summation circuit. The output of the register is output as syndrome data by a syndrome output terminal.
REFERENCES:
patent: 4782490 (1988-11-01), Tenengolts
patent: 4856003 (1989-08-01), Weng
patent: 4897839 (1990-01-01), Yamagishi et al.
patent: 4972417 (1990-11-01), Sako et al.
patent: 5345451 (1994-09-01), Uriu et al.
patent: 5428627 (1995-06-01), Gupta
patent: 5428630 (1995-06-01), Weng et al.
patent: 5615210 (1997-03-01), Kaiyama et al.
Glover, N., et al., "Practical Error Correction Design for Engineers", Second Ed., Dec 1988, pp. 256-269.
Douglas C. Bossen, Lih C. Chang & Chin-Long Chen "Measurement and Generation of Error Correcting Codes for Package Failures" 1978 IEEE pp. 201-204.
C. L. Chen & M. Y. Hsiao "Error-Correcting Codes for Semiconductor Memory Applications: A State-of-the-Art Review" IBM J. Res. Develop., Mar. 1984 pp. 124-134.
Shigeo Kaneda "A Class of Odd-Weight-Column SEC-DED-SbED Codes for Memory System Applications" IEEE 1984 pp. 737-739.
Baker Stephen M.
Mitsubishi Denki & Kabushiki Kaisha
LandOfFree
Error correction coding and decoding method, and circuit using s does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Error correction coding and decoding method, and circuit using s, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Error correction coding and decoding method, and circuit using s will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1900536