Method for producing a semiconductor device using logic simulati

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364488, G06F 1750, G06G 748

Patent

active

055351468

ABSTRACT:
In a method for producing a semiconductor device using a logic simulation approach, a circuit model for a user-specified design of a multi-peak resonant tunneling diode-based electronic circuit is provided and includes a plurality of circuit devices. One of the circuit devices is a multi-peak resonant tunneling diode which is modeled by a parasitic resistance in series with parallel combination of a voltage-controlled current source and an intrinsic capacitance. The voltage-controlled current source has an equivalent circuit model with a function stage for realizing current-voltage characteristic curve of the resonant tunneling diode. The function stage includes parallel combination of at least one first circuit branch, at least one second circuit branch and a third circuit branch. Each of the first and second circuit branches has a resistor, a diode and a voltage source. The third circuit branch has a resistor and a voltage source. The first and third circuit branches represent positive resistance sections, and the second and third circuit branches represent negative resistance sections of the current-voltage characteristic curve.

REFERENCES:
patent: 4620206 (1986-10-01), Ohta et al.
patent: 4831340 (1989-05-01), Sollner
patent: 4939681 (1990-07-01), Yokomizo et al.
patent: 4985860 (1991-01-01), Vlach
patent: 5017973 (1991-05-01), Mizuta et al.
patent: 5105373 (1992-04-01), Rumsey et al.
patent: 5297066 (1994-03-01), Mayes
patent: 5313398 (1994-05-01), Rohrer et al.
patent: 5345401 (1994-09-01), Tani
patent: 5379231 (1995-01-01), Pillage et al.
patent: 5381345 (1995-01-01), Takegami et al.
patent: 5394346 (1995-02-01), Milsom
Yan et al., "New RTD Large-Signal DC Model Suitable for PSPICE," IEEE Transaction on CAD of Integrated Circuits and Systems, Feb. 1995, pp. 167-172.
Huang et al., "An Improved Multipeak Resonant Tunneling Diode Model for Nine State Resonant Tunneling Diode Memory Circuit Simulation," IEEE, 1995, pp. 1705-1707.
Michael et al., "Differential Multiple-Valued Logic Using Resonant Tunneling Diodes," IEEE, pp. 189-195.
Kuo et al., "Large Signal Resonant Tunneling Diode Model for SPICE3 Simulation," IEEE, 1989, pp. 21.7.1-21.7.4.
Kuo et al., "A Novel AID Converter Using Resonant Tunneling Diodes," IEEE, 1991, pp. 145-149.
Mohan et al., "Circuit Simulation of Resonant Tunneling Devices Using NDR-SPICE," IEEE 1994, pp. 229-232.
T. H. Kuo and H. C. Lin "Large-Signal Resonant Tunneling Diode for SPICE3 Simulation": IEDM TECH. Dig., 1989, pp. 567-569.
Z. X. Yan and M. J. Deen "A new resonant-Tunnel Diode-Based multi-valued Circuit using a MESFET Depletion Load" IEEE J. Solid-State Circuits, 1992, SC-27, (8) pp. 1198-1202.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for producing a semiconductor device using logic simulati does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for producing a semiconductor device using logic simulati, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for producing a semiconductor device using logic simulati will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1873269

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.