Method for making self-aligned lateral bipolar transistors

Metal working – Method of mechanical manufacture – Assembling or joining

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

29578, 29580, 29591, 148187, 148188, H01L 21265, H01L 21225

Patent

active

045519064

ABSTRACT:
A semiconductor body having surface regions thereof isolated from other such regions by a pattern of dielectric isolation is provided. At least two narrow widths PN junction regions are located within at least one of the surface regions. Each PN junction has a width dimension substantially that of its electrical contact. Substantially vertical conformal conductive layers electrically ohmic contact each of the PN junction regions. The PN junction regions are the emitter and collector regions for a lateral bipolar transistor. A base PN junction region of an opposite conductivity is located between and contiguous to the emitter and the collector junctions. Substantially horizontal conductive layers are in electrical contact with an edge of each of the vertical conductive layers and separated from the surface regions by a first electrical insulating layer. A second insulating layer covers the conformal conductive layers. The horizontal conductive layer is patterned so as to have electrically separated conductive lines from one another. A third electrical insulating layer is located over the patterned horizontal conductive layers. An electrical contact is made to each of the horizontal conductive layers through an opening in the third electrical insulating layer which effectively makes contacts to the emitter and collector regions through the patterned horizontal conductive layers and the vertical conductive layers. An ohmic contact is made to the base region which is separated from the vertical conductive layers by the second insulating layer.

REFERENCES:
patent: 3460007 (1969-08-01), Scott, Jr.
patent: 3484313 (1969-12-01), Tauchi et al.
patent: 3600651 (1971-08-01), Duncan
patent: 3648125 (1972-03-01), Peltzer
patent: 3664896 (1972-05-01), Duncan
patent: 3978515 (1976-08-01), Evans et al.
patent: 4104086 (1978-08-01), Bondur et al.
patent: 4209349 (1980-06-01), Ho et al.
patent: 4209350 (1980-06-01), Ho et al.
patent: 4234362 (1980-11-01), Riseman
patent: 4236294 (1980-12-01), Anantha et al.
patent: 4256514 (1981-03-01), Pogge
patent: 4309812 (1982-01-01), Horng et al.
patent: 4359816 (1982-11-01), Abbas et al.
patent: 4378627 (1983-04-01), Jambotkar
patent: 4379001 (1983-04-01), Sakai et al.
patent: 4400865 (1983-08-01), Goth et al.
patent: 4424621 (1984-01-01), Abbas et al.
patent: 4445267 (1984-05-01), De la Moneda et al.
patent: 4464824 (1984-08-01), Dickman et al.
patent: 4470189 (1984-09-01), Roberts et al.
S. A. Abbas, et al., IBM TDB, "Extending the Minimal Dimensions of Photolithographic Integrated-Circuit Fabrication Processing", Sep. 1977, vol. 20, No. 4, pp. 1376-1378.
S. G. Barbee, et al., IBM TDB, "Virtual Image Structure for Defining Sub-Micron Dimensions", Aug. 1982, vol. 25, No. 3B, pp. 1448-1449.
H. B. Pogge, et al., IBM TDB, "Narrow Line-Width Masking Method", Nov. 1976, vol. 19, No. 6, pp. 2057-2058.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for making self-aligned lateral bipolar transistors does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for making self-aligned lateral bipolar transistors, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for making self-aligned lateral bipolar transistors will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1872766

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.