Fishing – trapping – and vermin destroying
Patent
1994-07-28
1996-07-09
Chaudhari, Chandra
Fishing, trapping, and vermin destroying
437 45, 437918, H01L 218238
Patent
active
055344488
ABSTRACT:
A process for forming low threshold voltage P-channel MOS transistors in semiconductor integrated circuits for analog applications, said circuits including high resistivity resistors formed in a layer of polycrystalline silicon and N-channel MOS transistors having active areas which have been obtained by implantation in a P-type well, comprises the steps of,
REFERENCES:
patent: 3673471 (1972-06-01), Klein et al.
patent: 4703552 (1987-11-01), Baldi et al.
patent: 5091324 (1992-02-01), Hsu et al.
patent: 5171699 (1992-12-01), Hutter et al.
patent: 5304502 (1994-04-01), Hanagasaki
Davari et al., "A High Performance 0.25 .mu.m CMOS Technology", IEDM 1988.
Nygren et al., "Dual-Type CMOS Gate Electrodes by Dopant Diffusion from Silicide", IEEE Transactions on Electron Devices, vol. 36, No. 6, Jun. 1989.
Carlson David V.
Chaudhari Chandra
SGS--Thomson Microelectronics S.r.l.
LandOfFree
Process for realizing P-channel MOS transistors having a low thr does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process for realizing P-channel MOS transistors having a low thr, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for realizing P-channel MOS transistors having a low thr will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1866900