Phase locked loop circuit with high stability having a reset sig

Oscillators – Automatic frequency stabilization using a phase or frequency... – With reference oscillator or source

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

331 1A, 331 8, 331 25, 331 57, 331173, 327142, 327156, 327157, 327158, 327159, H03L 706, H03L 708, H03L 7099, H03L 718

Patent

active

060669888

ABSTRACT:
A phase locked loop circuit includes a reset signal generating circuit for generating a reference clock signal and a reset signal from an input clock signal. A phase locked loop section generates an output clock signal based on the reference clock signal such that a phase of the output clock signal is locked in that of the reference clock signal. Also, the phase locked loop section is reset in response to the reset signal such that the phase of the output clock signal is locked in an initial value.

REFERENCES:
patent: 5495205 (1996-02-01), Parker et al.
Hata et al., "How to Use PLL-IC", published from Akiba syuppan on Feb. 10, 1986, pp. 21 to 24 and pp. 75 to 78.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Phase locked loop circuit with high stability having a reset sig does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Phase locked loop circuit with high stability having a reset sig, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Phase locked loop circuit with high stability having a reset sig will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1839558

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.