Data processor with on-chip logical addressing and off-chip phys

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 906, G06F 1300, G06F 9312

Patent

active

051290758

ABSTRACT:
A data processor for executing instructions using operand data stored in a main memory includes an instruction control unit having a first associative memory storing instructions read out from the main memory, and the instruction control unit also includes an instruction controller reading out an instruction from the first associative memory when the instruction is present in the first associative memory and from the main memory when the instruction is not present in the first associative memory. The instruction controller provides the instruction to be executed as an output. The data processor further includes an instruction execution unit having a second associative memory storing operand data read out from the main memory, and an instruction execution unit that executes the instruction. The instruction execution unit uses operand data read out from the second associative memory when the operand data is present in the second associative memory and operand data from the main memory when the operand data is not present in the second associative memory.

REFERENCES:
patent: 3618041 (1971-11-01), Horikoshi
patent: 3781823 (1973-12-01), Senese
patent: 3845474 (1974-10-01), Lange et al.
patent: 3859636 (1975-01-01), Cook
patent: 3979726 (1976-09-01), Lange et al.
patent: 4011547 (1977-03-01), Kimmel
patent: 4179736 (1979-12-01), Wilhite et al.
patent: 4322795 (1982-04-01), Lange et al.
patent: 4370710 (1983-01-01), Kroft
patent: 4390946 (1983-06-01), Lane
patent: 4471429 (1984-09-01), Porter et al.
patent: 4471432 (1984-09-01), Wilhite et al.
patent: 4502110 (1985-02-01), Saito
patent: 4521850 (1985-06-01), Wilhite et al.
patent: 4521851 (1985-06-01), Trubisky et al.
patent: 4527238 (1985-07-01), Ryan et al.
patent: 4530050 (1985-07-01), Fukundga et al.
patent: 4602368 (1986-07-01), Circello et al.
patent: 4608633 (1986-08-01), Boothroyd et al.
patent: 4675806 (1987-06-01), Uchida
patent: 4695951 (1987-09-01), Hooker et al.
patent: 4701844 (1987-10-01), Thompson et al.
patent: 4707784 (1987-11-01), Ryan et al.
patent: 4713752 (1987-12-01), Tone
patent: 4719568 (1988-01-01), Carrubba et al.
patent: 4794524 (1988-12-01), Carberry et al.
patent: 4989140 (1991-01-01), Nishimukai et al.
Sorin Iacobovici and Max Baron, Integrated MMU, Cache Raise System-Level Issues, May 15, 1987, Computer Design, pp. 75-79.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Data processor with on-chip logical addressing and off-chip phys does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Data processor with on-chip logical addressing and off-chip phys, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Data processor with on-chip logical addressing and off-chip phys will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1836765

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.