Semiconductor device with specifically oriented control layer

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 22, 357 36, 357 60, 357 89, H01L 2974

Patent

active

046511881

ABSTRACT:
In manufacturing a GTO, a silicon wafer is cut away along one of the crystal planes indicated by {n11} in Miller indices, and the burried gate or the current channels are so arranged on the crystal plane that at least one longitudinal direction thereof is substantially in parallel with at least one of axes indicated by <2nn> on condition that the inner product of the plane vector and the axis vector is zero. In the GTO thus manufactured, it is possible to minimize the crystal defect density on the crystal plane and thus to realize the GTOs having uniform turned-on voltage, in particular, while increasing the controllable current markedly.

REFERENCES:
patent: 3798513 (1974-03-01), Ono
patent: 3821783 (1974-06-01), Sugita et al.
patent: 3999211 (1976-12-01), Voss
patent: 4268848 (1981-05-01), Casey et al.
patent: 4470059 (1984-09-01), Nishizawa et al.
patent: 4574296 (1986-03-01), Suedka et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor device with specifically oriented control layer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor device with specifically oriented control layer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device with specifically oriented control layer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1791287

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.