Chip edge interconnect overlay element

Electricity: electrical systems and devices – Electrostatic capacitors – Fixed capacitor

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

174254, 174268, 257668, 257712, 257777, 361398, 361417, 361419, H05K 720

Patent

active

052299163

ABSTRACT:
A chip overlay element is formed of a flexible substrate of polymer having electrically conductive material applied to one side thereof and circuitized to form signal lines. A metal stiffener/heat spreader is laminated to the polymer on the opposite side of the conductor. I/Os are formed on one end of the signal lines of the circuitized layer (near the end of the overlay element) and interconnection pads, bumps, or the like are formed on the opposite end (near the center of the element). The metal stiffener is then etched to form three distinct areas. The chip edge is then placed on the center metal stiffener area and bonded, with the other two stiffener areas being bent around the chip and bonded to the corresponding chip sides. The original I/Os are then electrically connected to the I/Os formed on the signal lines of the overlay element.

REFERENCES:
patent: 3766439 (1973-10-01), Isaacson
patent: 4495546 (1985-01-01), Nakamara et al.
patent: 4855809 (1989-08-01), Malhi et al.
patent: 4858071 (1989-08-01), Manabe et al.
patent: 4922378 (1990-05-01), Malhi et al.
patent: 4982264 (1991-01-01), Cragon et al.
patent: 5040052 (1991-08-01), McDavid
patent: 5040997 (1991-08-01), Garner
patent: 5050039 (1991-09-01), Edfors
patent: 5059557 (1991-10-01), Cragon et al.
IBM TDB "Vertical Chip Packaging", vol. 20, No. 11A, Apr. 1978, pp. 4339-4340.
IBM TDB "Transmission Line Right Angle Connector", vol. 26, No. 12, May 1984, pp. 6592-6593.
IBM TDB "Concept for Forming Multilayer Structures for Electronic Packaging", vol. 30, No. 3, Aug. 1987, p. 1353.
IBM TDB "High Density Flexible Connector", vol. 32, No. 7, Dec. 1989, pp. 344-345.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Chip edge interconnect overlay element does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Chip edge interconnect overlay element, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip edge interconnect overlay element will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1765451

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.