Packet video signal inverse transport processor memory address c

Cryptography – Particular algorithmic function encoding – Nbs/des algorithm

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

348384, 348441, 348348, H04N 7167

Patent

active

056130031

ABSTRACT:
In an inverse transport processor, program component packet payloads of respective program components are multiplexed to a memory data input port and directed to mutually exclusive areas of random access memory (RAM). The processor includes multiple direct memory access circuitry for writing the payloads of component data to the mutually exclusive blocks of the memory. Memory access for read and write functions are arbitrated so that no incoming program data can be lost, and all component processors are serviced.

REFERENCES:
patent: 4823201 (1989-04-01), Simon et al.
patent: 5038346 (1991-06-01), Courtois
patent: 5168356 (1992-12-01), Acampora et al.
patent: 5233654 (1993-08-01), Harvey et al.
patent: 5289276 (1994-02-01), Siracusa et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Packet video signal inverse transport processor memory address c does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Packet video signal inverse transport processor memory address c, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Packet video signal inverse transport processor memory address c will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1711877

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.