Fast wakeup biasing circuit for analog-to-digital converter

Coded data generation or conversion – Analog to or from digital conversion – With particular solid state devices

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

341155, H03M 100

Patent

active

059146818

ABSTRACT:
Power control circuitry is provided in an analog-to-digital converter (1) having a CDAC array (2) coupled to an analog input signal, a comparator (3), and a successive approximation register circuit (5). The power control circuitry includes a bias control circuit (4) responsive to a powerdown signal and associated wakeup signal to produce a bias control signal (V.sub.BIAS). The bias control circuit includes a controllable current mirror circuit (10) which produces a first voltage (V.sub.C) on a first conductor (13) when the powerdown signal is at a first level to allow operation of the comparator in conjunction with the CDAC array and the successive approximation register circuit. The bias control circuit also includes a wakeup circuit (20) which precharges the first conductor (13) to a predetermined bias voltage (V.sub.C ') that is close in value to the first voltage (V.sub.C) in response to occurrence of the first level of the powerdown signal. The bias control signal V.sub.BIAS is produced and equal to the first voltage V.sub.C.

REFERENCES:
patent: 4694201 (1987-09-01), Jason
patent: 4698526 (1987-10-01), Allan
patent: 4761636 (1988-08-01), Brokaw et al.
patent: 4810909 (1989-03-01), Asazawa
patent: 4868422 (1989-09-01), Daniele et al.
patent: 4963769 (1990-10-01), Hiltpold et al.
patent: 5057713 (1991-10-01), Iwamura et al.
patent: 5081454 (1992-01-01), Campbell et al.
patent: 5166685 (1992-11-01), Campbell et al.
patent: 5168276 (1992-12-01), Huston et al.
patent: 5182810 (1993-01-01), Bartling et al.
patent: 5262779 (1993-11-01), Sauer
patent: 5272481 (1993-12-01), Sauer
patent: 5281866 (1994-01-01), Rundel
patent: 5293167 (1994-03-01), Campbell et al.
patent: 5294928 (1994-03-01), Cooper et al.
patent: 5302952 (1994-04-01), Campbell et al.
patent: 5343086 (1994-08-01), Fung et al.
patent: 5343196 (1994-08-01), Harston
patent: 5381034 (1995-01-01), Thrower et al.
patent: 5422807 (1995-06-01), Mitra et al.
patent: 5469099 (1995-11-01), Konishi
patent: 5489902 (1996-02-01), Shyu et al.
patent: 5619204 (1997-04-01), Byrne et al.
patent: 5621409 (1997-04-01), Cotter et al.
patent: 5668553 (1997-09-01), Ashe

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Fast wakeup biasing circuit for analog-to-digital converter does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Fast wakeup biasing circuit for analog-to-digital converter, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fast wakeup biasing circuit for analog-to-digital converter will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1710653

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.