Boots – shoes – and leggings
Patent
1991-01-08
1993-07-06
Dixon, Joseph L.
Boots, shoes, and leggings
364DIG1, 36424341, 3642442, 3642543, 395400, 36518905, 36523003, G06F 1200
Patent
active
052261395
ABSTRACT:
A semiconductor memory device with a built-in cache memory comprises a memory cell array (1). The memory cell array (1) is divided into a plurality of blocks (B1 to B16). Each block is divided into a plurality of sub blocks each having a plurality of columns. At the time of a cache hit, block address signals (B0, B1) and a column address signal (CA) are simultaneously applied. Any of the plurality of blocks (B1 to B16) is selected in response to the block address signals (B0, B1). At the same time, any of the plurality of registers (16a) corresponding to the selected block is selected in response to the column address signal (CA). The data stored in the register (16a) is thereby read out at a high speed
REFERENCES:
patent: 4330852 (1982-05-01), Redwine et al.
patent: 4577293 (1986-03-01), Matick et al.
patent: 4725945 (1988-02-01), Kronstadt et al.
patent: 4870622 (1989-09-01), Aria et al.
patent: 4926385 (1990-05-01), Fujishima et al.
patent: 5111386 (1992-05-01), Fujishima et al.
patent: 5150327 (1992-09-01), Matsushima et al.
Asakura Mikio
Fujishima Kazuyasu
Hidaka Hideto
Matsuda Yoshio
Asta Frank J.
Dixon Joseph L.
Mitsubishi Denki & Kabushiki Kaisha
LandOfFree
Semiconductor memory device with a built-in cache memory and ope does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device with a built-in cache memory and ope, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device with a built-in cache memory and ope will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1696433