Matrix multiplier circuit

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 752

Patent

active

052260020

ABSTRACT:
A matrix multiplier circuit which is based on distributed arithmetic is disclosed. In the conventional matrix multiplier circuit, one row of J elements from a data matrix is multiplied in parallel with K columns of elements from a transform matrix to form one row of elements of an output matrix. In contrast, in the inventive matrix multiplier circuit, N rows of elements from the data matrix are multiplied in parallel with K columns of elements from a transform matrix. Maximum advantage of parallel processing and pipelined processing is achieved if N is the nearest integer to M/J where M is the precision of the elements from the data matrix.

REFERENCES:
patent: 4553220 (1985-11-01), Swanson
patent: 4841469 (1989-06-01), Kuenemund et al.
M. T. Sun et al, "A Concurrent Architecture of VLSI Implementation of Discrete Cosine Transform", IEEE Transactions on Circuits and Systems, vol. CAS-34, No. 8, Aug. 1987, pp. 992-994.
M. T. Sun et al, "VLSI Implementation of a 16.times.16 Discrete Cosine Transform", IEEE Trans. on Circuits & Systems, vol. 36, No. 4, Apr. 1989, pp. 610-617.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Matrix multiplier circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Matrix multiplier circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Matrix multiplier circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1694980

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.