Support structures for an intelligent low power serial bus

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395733, G06F 1300

Patent

active

058127968

ABSTRACT:
A low power, single master, variable clock rate, daisy-chainable, serial bus connects a bus dispatch (master) to a chain of one or more daisy-chained peripheral devices (slaves). The bus has a bidirectional serial data line, a bidirectional clock line, unidirectional interrupt line, power and ground lines. Each peripheral device includes a plurality of serial bus support structures. For example, the serial bus support structures can include an interrupt generation circuit, a power-on circuit, and a wake-up interrupt generation circuit, and a wake-up interrupt propagation circuit.

REFERENCES:
patent: 5119496 (1992-06-01), Nishikawa et al.
patent: 5204669 (1993-04-01), Dorfe et al.
patent: 5475854 (1995-12-01), Thomsen et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Support structures for an intelligent low power serial bus does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Support structures for an intelligent low power serial bus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Support structures for an intelligent low power serial bus will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1632812

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.