Apparatus and method for testing of integrated circuits

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364483, 324537, 324765, G01R 3100, G01R 3128

Patent

active

057269971

ABSTRACT:
Current monitoring cells are located at selected locations on power supply lines within a chip. Each cell compares the current flow at predetermined times with a reference. If the current exceeds the reference, a signal is provided indicating a fault in the chip. A flip flop in the cell is set to maintain an indication of the fault condition. In two embodiments, the cells are connected with a scan chain which is used to sequentially access the test results for each cell. A third embodiment does not include the scan chain. A current divider may be included in each cell to isolate the voltage drop of the fault sensor from the functional circuit to minimize the impact of measuring the current for fault detection purposes.

REFERENCES:
patent: 4347540 (1982-08-01), Gary et al.
patent: 4581672 (1986-04-01), Lucero
patent: 4597080 (1986-06-01), Thatte et al.
patent: 4625162 (1986-11-01), Bosnyak
patent: 4642784 (1987-02-01), White, Jr. et al.
patent: 4720758 (1988-01-01), Winslow
patent: 4739250 (1988-04-01), Tanizawa
patent: 4749947 (1988-06-01), Gheewala
patent: 4937826 (1990-06-01), Gheewala et al.
patent: 4942556 (1990-07-01), Sasaki et al.
patent: 5025344 (1991-06-01), Maly et al.
patent: 5057774 (1991-10-01), Verhelst et al.
patent: 5068603 (1991-11-01), Mahoney
patent: 5068604 (1991-11-01), Van de Lagemaat
patent: 5097206 (1992-03-01), Perner
patent: 5115191 (1992-05-01), Yoshimori
patent: 5159516 (1992-10-01), Fujihira
patent: 5233287 (1993-08-01), Lenk
patent: 5241266 (1993-08-01), Ahmad et al.
patent: 5260946 (1993-11-01), Nunally
patent: 5271019 (1993-12-01), Edwards et al.
patent: 5299202 (1994-03-01), Vaillancourt
patent: 5332973 (1994-07-01), Brown et al.
patent: 5343350 (1994-08-01), Pohl et al.
patent: 5371457 (1994-12-01), Lipp
patent: 5392293 (1995-02-01), Hsue
patent: 5459737 (1995-10-01), Andrews
patent: 5483170 (1996-01-01), Beasley et al.
patent: 5491665 (1996-02-01), Sachdev
patent: 5495448 (1996-02-01), Sachdev
patent: 5554941 (1996-09-01), Kesel
patent: 5570034 (1996-10-01), Needham et al.
Maly et al., "Built-In Current Testing--Feasibility Study", IEEE 1988 International Conference on Computer-Aided Design, pp. 340-343.
Maly et al., "Circuit Design for Built-In Current Testing", IEEE 1991 Custom Integrated Circuits Conference, pp. 13.4.1 -13.4.5.
Maly et al., "Built-In Current Testing", IEEE Journal of Solid-State Circuits, vol. 27, No. 3, Mar. 1992, pp. 425-428.
Shen et al., "On-Chip Current Sensing Circuit for CMOS VLSI", Test Symposium 1992, Paper 16.2, pp. 309-314.
Journal of Electronic Testing; Design of ICs Applying Built-In Current Testing; pp. 111-120; Wojciech Maly and Marek Patyra.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Apparatus and method for testing of integrated circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Apparatus and method for testing of integrated circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus and method for testing of integrated circuits will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-145943

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.