Clocked latching circuit

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307288, 307530, H03K 501, H03K 3286

Patent

active

045995265

ABSTRACT:
A digital latching circuit includes a quantizer having an input pair of emitter-coupled transistors connected with output transimpedance circuits. The quantizer is responsive to the state of an input signal applied to the input pair for producing from the output transimpedance circuits a quantized output signal. A feedback pair of emitter-coupled transistors is interposed between the outputs of the transimpedance circuits and the inputs to the transimpedance circuits. Current pulses are applied alternatively to the common emitter circuits of the input pair and the feedback pair of transistors for alternatively enabling the quantizing of the state of the input signal and the latching of that quantized state.

REFERENCES:
patent: 3728560 (1973-04-01), Treadway
patent: 4258273 (1981-03-01), Straznicky et al.
"A Single Chip Regenerator for Transmission Systems Operating in the Range 2-320 Mbits/S", IEEE Jour. of Solid-State Circuits, vol. SC-17, No. 3, Jun. 1982, pp. 553-558.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clocked latching circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clocked latching circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clocked latching circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1453240

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.