Enhanced power managing unit (PMU) in a multiprocessor chip

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 100

Patent

active

059180617

ABSTRACT:
A power management circuit for use with multiple processors integrated on the same chip where one or more of the processors may run at different clock speeds from the others or be stopped. Clock generation circuitry including a power management unit which provides three power management modes, namely power down mode, idle mode and standby mode, plus separate control of each microprocessor core is utilized. In power down mode, the clocks that drive the general purpose processor core, and the other processors and all peripherals are stopped and the oscillator circuit which provides the clock signals to a circuit used to generate the clock phases used by the processors and peripherals are shut off. In idle mode, only the general purpose microprocessor clock is stopped while the peripherals are running. Standby mode is similar to power down mode in that the clocks that drive the general purpose microprocessor and the other processors and all peripheral clocks are stopped. However, unlike power down mode, during standby mode, the oscillator and the associated clock generation circuitry keep running so the part can wake up quickly. In providing for the separate control of the additional microprocessor cores, in addition to allowing the user to stop the additional cores when they are not needed, the additional cores are stopped when the part comes out of a reset thus preventing the additional cores from executing any program code until after the general purpose microprocessor core has completed its initialization and uploaded application program needed by other cores or processor.

REFERENCES:
patent: 4368514 (1983-01-01), Persaud et al.
patent: 4611289 (1986-09-01), Coppola
patent: 4709344 (1987-11-01), Crawford
patent: 5025387 (1991-06-01), Frane
patent: 5086387 (1992-02-01), Arroyo et al.
patent: 5167024 (1992-11-01), Smith et al.
patent: 5230046 (1993-07-01), Iwata et al.
patent: 5274797 (1993-12-01), Barlow et al.
patent: 5345392 (1994-09-01), Mito et al.
patent: 5349668 (1994-09-01), Gladstein et al.
patent: 5361364 (1994-11-01), Nagashige et al.
patent: 5388265 (1995-02-01), Volk
patent: 5390350 (1995-02-01), Chung et al.
patent: 5396635 (1995-03-01), Fung

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Enhanced power managing unit (PMU) in a multiprocessor chip does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Enhanced power managing unit (PMU) in a multiprocessor chip, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Enhanced power managing unit (PMU) in a multiprocessor chip will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1385507

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.