Method for reducing program disturb during self-boosting in a NA

Static information storage and retrieval – Floating gate – Particular biasing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518517, G11C 1134

Patent

active

059912022

ABSTRACT:
A NAND flash memory system is programmed with minimal program disturb and pass disturb during self-boosting without resorting to impurity implantation for bit line isolation, to p-well biasing or to bit line biasing techniques. A program voltage is applied to a selected word line in the form of a plurality of short pulses while synchronously applying a pulsed pass voltage to the unselected word lines until the selected cell is programmed. The duration of the pulses and the time between pulses are chosen to minimize the program disturb of unselected cells, especially unselected cells on the selected word line, without causing pass disturb of any cell in the array.

REFERENCES:
patent: 5636162 (1997-06-01), Coffman
patent: 5815438 (1998-09-01), Haddad

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for reducing program disturb during self-boosting in a NA does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for reducing program disturb during self-boosting in a NA, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for reducing program disturb during self-boosting in a NA will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1229628

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.