Use of polysilicon layer for local interconnect in a CMOS or BiC

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 35, 437 56, 437 59, H01L 21265, H01L 21225

Patent

active

050827960

ABSTRACT:
A method of constructing a semiconductor structure wherein the polysilicon gate layer in a CMOS or BiCMOS structure incorporating LDD structures may be used for local interconnect. In one embodiment of the invention directed to a BiCMOS process, a silicon substrate is divided into bipolar and MOS regions. A thin layer of gate oxide then is thermally grown on the silicon substrate. A thin layer of polysilicon is deposited on the gate oxide layer to protect the gate oxide layer during subsequent processing, and then both the thin polysilicon layer and the gate oxide layer are etched from the bipolar and MOS regions where the respective emitter and gates are to be formed and where buried contacts are to be made. A thick layer of polysilicon then is deposited on the bipolar and MOS regions of the silicon substrate, and the substrate is masked and etched for defining the bipolar emitter, the MOS gates, and the local interconnects. A conformal silicon dioxide layer is subsequently deposited and etched for forming oxide spacers on the sidewalls of the polysilicon layer. By selectively doping the polysilicon layer and exposed portions of the substrate, a continuous active region is formed beneath the polysilicon layer and the sidewall spacers.

REFERENCES:
patent: 4016594 (1977-04-01), Shappir
patent: 4120707 (1978-10-01), Beasom
patent: 4151631 (1979-05-01), Klein
patent: 4280271 (1981-07-01), Lou et al.
patent: 4287661 (1981-09-01), Stoffel
patent: 4319932 (1982-03-01), Jambotkar
patent: 4341009 (1982-07-01), Bartholomew et al.
patent: 4346512 (1982-08-01), Liang et al.
patent: 4497106 (1985-02-01), Momma et al.
patent: 4503603 (1985-03-01), Blossfeld
patent: 4613886 (1986-09-01), Chwang
patent: 4658496 (1987-04-01), Beinvogl et al.
patent: 4677735 (1987-07-01), Malhi
patent: 4701423 (1987-10-01), Szluk
patent: 4717686 (1988-01-01), Jacobs et al.
patent: 4727046 (1988-02-01), Tuntasood et al.
patent: 4735911 (1988-04-01), Schaber
patent: 4737472 (1988-04-01), Schaber et al.
patent: 4745080 (1988-05-01), Scovell et al.
patent: 4746219 (1988-05-01), Holloway et al.
patent: 4752589 (1988-06-01), Schaber
patent: 4764482 (1988-08-01), Hsu
patent: 4821085 (1989-04-01), Haken et al.
"Buried Contact Process," R. L. Mohler, et al., IBM Technical Disclosure Bulletin, vol. 26, No. 7B (Dec. 1983).
"Use of Polysilicon Gate Layer for Local Interconnect in a CMOS Technology Incorporating LDD Structures," M. H. El-Diwany, et al., IEEE Transactions on Electron Devices, vol. 35, No. 9, (Sep. 1988).
V. Leo Rideout, et al. MOSFET's with Polysilicon Gates Self-Aligned to the Field Isolation and to the Source and Drain Regions, pp. 1047-1052, IEEE Transactions on Electron Devices, vol. ED-26, No. 7, Jul. 1979, 1979 IEEE.
H. S. Fu, J. Manoliu, et al., A New MOS Transistor Design with Self-Registering Source-Drain and Gate Contacts, pp. 140-143, 1980 IEEE.
N. Tamba, et al., Session XIII: Static RAMs, THPM 13.6: An 8ns 255K BiCMOS RAM, 1988 IEEE International Solid-State Circuits Conference.
M. Vora, et al., A 2 Micron High Performance Bipolar 64K ECL Static RAM Technology with 200 Square Microns Contactless Memory Cell, pp. 690-693, 1984 IEDM.
Y. Tamaki, et al., New Self-Aligned Bipolar Device Process Technology for Sub-50ps ECL Circuits, pp. 22-23, 1987 IEEE.
M. P. Brassington et al., An Advanced Submicron BiCMOS Technology for VLSI Applications, pp. 89-90.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Use of polysilicon layer for local interconnect in a CMOS or BiC does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Use of polysilicon layer for local interconnect in a CMOS or BiC, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Use of polysilicon layer for local interconnect in a CMOS or BiC will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-115377

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.