Timing-driven integrated circuit layout through device sizing

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364488, 364489, 364491, G06F 1750

Patent

active

056548982

ABSTRACT:
A method and apparatus for determining the layout of an integrated circuit, in accordance with timing constraints, by means of sizing the buffers in the layout. A nominal netlist for the layout of the integrated circuit is used to determine critical paths through the circuit. The time-critical paths are determined and the instances of the buffers along the path are resized so that the time delays in the time-critical paths are either brought within the predetermined timing criteria, or no further improvement in any time-critical path is possible.

REFERENCES:
patent: 4263651 (1981-04-01), Donath et al.
patent: 4630219 (1986-12-01), DiGiacomo et al.
patent: 4694403 (1987-09-01), Nomura
patent: 4698760 (1987-10-01), Lembach et al.
patent: 4827428 (1989-05-01), Dunlop et al.
patent: 4970664 (1990-11-01), Kaiser et al.
patent: 5003487 (1991-03-01), Drumm et al.
patent: 5126950 (1992-06-01), Rees et al.
patent: 5197015 (1993-03-01), Hartoog et al.
patent: 5208764 (1993-05-01), Rusu et al.
patent: 5218551 (1993-06-01), Agrawal et al.
patent: 5235521 (1993-08-01), Johnson et al.
patent: 5237514 (1993-08-01), Curtin
patent: 5278769 (1994-01-01), Bair et al.
patent: 5282148 (1994-01-01), Poirot et al.
patent: 5406498 (1995-04-01), Yabe
patent: 5422317 (1995-06-01), Hua et al.
patent: 5459673 (1995-10-01), Carmean et al.
Chan, "Algorithms for Library-Specific Sizing of Combinational Logic", 27th ACM/IEEE Design Automation Conference, 1990, Paper 21.4, pp. 353-356.
Chen et al., "A New Circuit Optimization Technique for High Performance CMOS Circuits", IEEE Transactions on Computer-Aided Design, vol. 10, No. 5, May 1991, pp. 670-677.
Date et al., "Hierarchical Module Generation Technique for a High Performance Memory Macrocell", IEICE Transactions, vol. E 74, No. 4, Apr. 1991, pp. 938-944.
Donath et al., "Timing Driven Placement Using Complete Path Delays", 27th ACM/IEEE Design Automation Conference, 1990, Paper 6.1, pp. 84-89.
Hinsberger et al., "A Cell-Based Approach to Performance Optimization of Fanout-Free Circuits", IEEE Transactions on Computer-Aided Design, vol. 11, No. 10, Oct. 1992, pp. 1317-1321.
Lin et al., "Delay and Area Optimization in Standard-Cell Design", 27th ACM/IEEE Design Automation Conference, 1990, Paper 21.3, pp. 349-352.
Obermeier et al., "Combining Circuit Level Changes with Electrical Optimization", 1988 International Conference on Computer-Aided Design, pp. 218-221.
Richman et al., "A Deterministic Algorithm for Automatic CMOS Transistor Sizing", IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Apr. 1988, pp. 522-526.
Smith et al., "Cell Libraries and Assembly Tools for Analog/Digital CMOS and BiCMOS Application-Specific Integrated Circuit Design", IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1419-1432.
Upton et al., "Integrated Placement for Mixed Macro Cell and Standard Cell Designs", 27th ACM/IEEE Design Automation Conference, 1990, Paper 2.3, pp. 32-35.
Dunlop et al., "Chip Layout Optimization Using Critical Path Weighting", 21st Design Automation Conference, 1984, pp. 133-136.
Teig et al., "Timing-Driven Layout of Cell-Based ICs," VLSI Systems Design, May 1986, pp. 63-73.
Prasitjutrakul et al., "Path-Delay Constrained Floorplanning: A Mathematical Programming Approach For Initial Placement," 26th ACM/IEEE Design Automation Conference, 1989, pp. 364-369.
Jackson et al., "A Fast Algorithm For Performance-Driven Placement," 1990 IEEE, pp. 328-331.
Tsay et al., "An Analytic Net Weighting Approach For Performance Optimization In Circuit Placement," 28th ACM/IEEE Design Automation Conference, 1991, pp. 620-625.
Luk, "A Fast Physical Constraint Generator For Timing Driven Layout," 28th ACM/IEEE Design Automation Conference, 1991, pp. 626-631.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Timing-driven integrated circuit layout through device sizing does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Timing-driven integrated circuit layout through device sizing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Timing-driven integrated circuit layout through device sizing will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1079458

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.