Digitally controlled differential delay line circuit and method

Miscellaneous active electrical nonlinear devices – circuits – and – Gating – Parallel controlled paths

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327404, 327284, 327285, 327286, 327287, 327288, 327395, 327535, H03K 1762

Patent

active

060609397

ABSTRACT:
An apparatus and method for delaying a signal using a variable delay line circuit. A variable delay line circuit includes first and second delay lines, each including a plurality of delay elements. A multiplexer is coupled to respective outputs of the first and second delay lines and selectively couples the output of one of the first or second delay lines to an output of the multiplexer. A control circuit is coupled to the multiplexer and the first and second delay lines, and controls the multiplexer so as to produce a delayed signal at the multiplexer output using one of the first or second delay lines, and changes a delay factor of the other one of the first or second delay lines by varying a resistance and a current of one or more delay elements of the other one of the first or second delay lines. A reference voltage source is coupled to each of the delay elements and provides a reference voltage maintained at a substantially constant amplitude with respect to the power supply to each of the delay elements. The delayed signal may be a differential signal. Each of the delay elements may include one or more adjustable loads or adjustable current sources. An adjustable load may be implemented using P-FETs. In one embodiment, at least one of the delay elements of the first and second delay lines includes a plurality of selectable delay devices, each of which is associated with one of a plurality of selectable delay factors.

REFERENCES:
patent: 5491441 (1996-02-01), Goetschel et al.
patent: 5666079 (1997-09-01), Ma
S. J. Baumgartner et al., "Clock Distribution Method," IBM Technical Disclosure Bulletin, 32:10A (1990).
D. R. Cecchi et al., Paper FP 20.2 "A 1GB/S SCI Link in 0.8.mu.m BiCMOS," Session 20, RF/Baseband Processing, 1995 IEEE International Solid-State Circuits Conference.
C. J. Goetschel et al., "Programmable Delay Line," IBM Technical Disclosure Bulletin, 37:03 (1994).
R. Gopalan et al., "High-Speed Clock System Design with the ML6500 PACMan Programmable Adaptive Clock Manager," Application Note 21 of Micro Linear Corporation, pp. 1-16 (1993).
D. Woeste et al., Paper FA 8.4 "Digital-Phase Aligner Macro for Clock Tree Compensation with 70ps Jitter," Session 8, Digital Clocks and Latches, 1996 IEEE International Solid-State Circuits Conference.
B. Wuppermann et al., Paper TP 9.1 "A 16-PSK Modulator with Phase Error Correction, " Session 9, Radio Communication Circuits, 1993 IEEE International Solid-State Circuits Conference.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Digitally controlled differential delay line circuit and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Digitally controlled differential delay line circuit and method , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digitally controlled differential delay line circuit and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1068834

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.