Dynamic memory mapper which supports interleaving across 2.sup.N

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395400, 364DIG1, 364229, 3642544, 364265, 3642683, 36494492, 3649572, G06F 1206, G06F 1300

Patent

active

052476456

ABSTRACT:
A memory system for a high performance data processing system comprises a plurality of memory modules. In the preferred embodiment, there are 2.sup.N +1 memory modules. In a specific example, there are 65 such modules. When all 65 modules are enabled, a real-to-physical translation unit generates logical module addresses from 0 to 64 using modulo 65 calculations. Once a module failure is detected, the translation unit maps the real addresses to logical module addresses from 0 to 63 by performing modulo 64 calculations. The contiguous set of logical module addresses are then mapped to a set of physical module addresses which do not include the failed module.

REFERENCES:
patent: 3737870 (1973-06-01), Carter et al.
patent: 3820079 (1974-06-01), Bergh et al.
patent: 4051551 (1977-09-01), Lawrie et al.
patent: 4280176 (1981-07-01), Tan
patent: 4400768 (1983-08-01), Tomlinson
patent: 4400794 (1983-08-01), Koos
patent: 4507730 (1985-03-01), Johnson et al.
patent: 4740916 (1988-08-01), Martin
Chen et al., "Analysis of Vector Access Performance on Skewed Interleaved Memory", Computer Architecture Conference Proceedings, Jun. 1989, pp. 387-394.
Cheung et al., "Design and Analysis of a Gracefully Degrading Interleaved Memory System", IEEE Transactions on Computers, Jan. 1990, pp. 63-71.
Mirza et al., "Address Mapping for a Memory System with a Prime Number of Banks", IBM Technical Disclosure Bulletin, vol. 27, No. 11 Apr. 1985, pp. 6369-6372.
Budnik et al., "The Organization and Use of Parallel Memories", IEEE Transactions on Computers, Dec. 1971, pp. 1566-1569.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Dynamic memory mapper which supports interleaving across 2.sup.N does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Dynamic memory mapper which supports interleaving across 2.sup.N, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic memory mapper which supports interleaving across 2.sup.N will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1057061

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.